EEWORLDEEWORLDEEWORLD

Part Number

Search

A54SX32P-1TQG208PP

Description
FPGA, 1452 CLBS, 16000 GATES, 350 MHz, PQFP208
Categorysemiconductor    Programmable logic devices   
File Size432KB,64 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Download Datasheet Parametric View All

A54SX32P-1TQG208PP Overview

FPGA, 1452 CLBS, 16000 GATES, 350 MHz, PQFP208

A54SX32P-1TQG208PP Parametric

Parameter NameAttribute value
Number of terminals208
Minimum operating temperature-55 Cel
Maximum operating temperature125 Cel
Processing package descriptionPLASTIC, MO-143, QFP-208
each_compliYes
stateActive
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
clock_frequency_max350 MHz
The maximum delay of a CLB module0.6000 ns
jesd_30_codeS-PQFP-G208
jesd_609_codee0
moisture_sensitivity_level3
Number of configurable logic modules1452
Number of equivalent gate circuits16000
organize1452 CLBS, 16000 GATES
Packaging MaterialsPLASTIC/EPOXY
ckage_codeFQFP
packaging shapeSQUARE
Package SizeFLATPACK, FINE PITCH
eak_reflow_temperature__cel_225
qualification_statusCOMMERCIAL
seated_height_max4.1 mm
Rated supply voltage3.3 V
Minimum supply voltage3 V
Maximum supply voltage3.6 V
surface mountYES
CraftsmanshipCMOS
Temperature levelMILITARY
terminal coatingTIN LEAD
Terminal formGULL WING
Terminal spacing0.5000 mm
Terminal locationQUAD
ime_peak_reflow_temperature_max__s_30
length28 mm
width28 mm
dditional_featureCAN ALSO BE OPERATED AT 5V; 24000 SYSTEM GATES ALSO AVAILABLE
v3.2
SX Family FPGAs
u e
Leading Edge Performance
320 MHz Internal Performance
3.7 ns Clock-to-Out (Pin-to-Pin)
0.1 ns Input Setup
0.25 ns Clock Skew
Features
66 MHz PCI
CPLD and FPGA Integration
Single-Chip Solution
100% Resource Utilization with 100% Pin Locking
3.3 V and 5.0 V Operation with 5.0 V Input Tolerance
Very Low Power Consumption
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Debug Capability
with Silicon Explorer II
Boundary Scan Testing in Compliance with IEEE
Standard 1149.1 (JTAG)
Secure Programming Technology Prevents Reverse
Engineering and Design Theft
Specifications
12,000 to 48,000 System Gates
Up to 249 User-Programmable I/O Pins
Up to 1,080 Flip-Flops
0.35 µ CMOS
SX Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Register Cells (Dedicated Flip-Flops)
Maximum User I/Os
Clocks
JTAG
PCI
Clock-to-Out
Input Setup (external)
Speed Grades
Temperature Grades
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
PBGA
FBGA
A54SX08
8,000
12,000
768
512
256
130
3
Yes
3.7 ns
0.8 ns
Std, –1, –2, –3
C, I, M
84
208
100
144, 176
144
A54SX16
16,000
24,000
1,452
924
528
175
3
Yes
3.9 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
176
A54SX16P
16,000
24,000
1,452
924
528
175
3
Yes
Yes
4.4 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
144, 176
A54SX32
32,000
48,000
2,880
1,800
1,080
249
3
Yes
4.6 ns
0.1 ns
Std, –1, –2, –3
C, I, M
208
144, 176
313, 329
June 2006
© 2006 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
Hardware engineer interview questions
Analog Circuit 1. What is the content of Kirchhoff's theorem? (Shilan Microelectronics) 2. The formula of the plate capacitor (C=εS/4πkd). (Unknown) 3. The most basic one is the curve characteristic o...
limeiyue MCU
The video signal carrying capacity close to 1MHz is not enough. What op amp can I use to design a voltage follower?
As the title says, the video signal current output by the linear array CMOS is too small, and the input resistance of the AD module used is only 50ohm. I want to use an op amp to design a voltage foll...
XuYong虚庸 Analog electronics
How does STM32 make AD continuously sample and then delay 500MS before DA continuously outputs
This is my current graduation project: using the AD and DA built into the STM32F103ZET6 chip, the waveform is first continuously collected by the AD and stored in the external SRAM. After 500MS, the C...
wjg2954 stm32/stm8
Research on voice acquisition system and external communication interface based on DSP.pdf
Research on voice acquisition system and external communication interface based on DSP.pdf...
yunhuihe DSP and ARM Processors
Why are the upper and lower rows of pins not parallel when laying out AD devices?
When drawing a minimum system board for STM32, why do the four 2.54*10 pin headers on the top and bottom seem to be bent, wider on the left and narrower on the right?...
littleshrimp Talking
Why does it say here that RBPU needs to be defined?
//----------------------------------------------------------------- // Name: RB port level change interrupt controls the switch of two-digit digital tubes, addition and subtraction display//----------...
嘻嘻嘻嘻啊啊 Microchip MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1673  2070  542  2279  2875  34  42  11  46  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号