EEWORLDEEWORLDEEWORLD

Part Number

Search

UPD4482323GF-A60

Description
Cache SRAM, 256KX32, 3.5ns, CMOS, PQFP100, 14 X 20 MM, PLASTIC, LQFP-100
Categorystorage    storage   
File Size256KB,28 Pages
ManufacturerNEC Electronics
Download Datasheet Parametric View All

UPD4482323GF-A60 Overview

Cache SRAM, 256KX32, 3.5ns, CMOS, PQFP100, 14 X 20 MM, PLASTIC, LQFP-100

UPD4482323GF-A60 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
package instruction14 X 20 MM, PLASTIC, LQFP-100
Reach Compliance Codecompliant
Maximum access time3.5 ns
Other featuresPIPELINED ARCHITECTURE
JESD-30 codeR-PQFP-G100
JESD-609 codee0
length20 mm
memory density8388608 bit
Memory IC TypeCACHE SRAM
memory width32
Number of functions1
Number of terminals100
word count262144 words
character code256000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize256KX32
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.7 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
Base Number Matches1
DATA SHEET
MOS INTEGRATED CIRCUIT
μ
PD4482163, 4482183, 4482323, 4482363
8M-BIT CMOS SYNCHRONOUS FAST SRAM
PIPELINED OPERATION
DOUBLE CYCLE DESELECT
Description
The
μ
PD4482163 is a 524,288-word by 16-bit, the
μ
PD4482183 is a 524,288-word by 18-bit,
μ
PD4482323 is a 262,144-
word by 32-bit and the
μ
PD4482363 is a 262,144-word by 36-bit synchronous static RAM fabricated with advanced CMOS
technology using Full-CMOS six-transistor memory cell.
The
μ
PD4482163,
μ
PD4482183,
μ
PD4482323 and
μ
PD4482363 integrates unique synchronous peripheral circuitry, 2-bit
burst counter and output buffer as well as SRAM core. All input registers are controlled by a positive edge of the single
clock input (CLK).
The
μ
PD4482163,
μ
PD4482183,
μ
PD4482323 and
μ
PD4482363 are suitable for applications which require synchronous
operation, high speed, low voltage, high density and wide bit configuration, such as cache and buffer memory.
ZZ has to be set LOW at the normal operation. When ZZ is set HIGH, the SRAM enters Power Down State (“Sleep”). In
the “Sleep” state, the SRAM internal state is preserved. When ZZ is set LOW again, the SRAM resumes normal operation.
The
μ
PD4482163,
μ
PD4482183,
μ
PD4482323 and
μ
PD4482363 are packaged in 100-pin PLASTIC LQFP with a 1.4 mm
package thickness for high density and low capacitive loading.
Features
Single 3.3 V power supply
Synchronous operation
Operating temperature : T
A
= 0 to 70
°C
(-A44, -A50, -A60)
T
A
=
−40
to
+85 °C
(-A44Y, -A50Y, -A60Y)
Internally self-timed write control
Burst read / write : Interleaved burst and linear burst sequence
Fully registered inputs and outputs for pipelined operation
Double-Cycle deselect timing
All registers triggered off positive clock edge
3.3 V LVTTL Compatible : All inputs and outputs
Fast clock access time : 2.8 ns (225 MHz), 3.1 ns (200 MHz), 3.5 ns (167 MHz)
Asynchronous output enable : /G
Burst sequence selectable : MODE
Sleep mode : ZZ (ZZ = Open or Low : Normal operation)
Separate byte write enable : /BW1 to /BW4, /BWE (
μ
PD4482323,
μ
PD4482363)
/BW1, /BW2, /BWE (
μ
PD4482163,
μ
PD4482183)
Global write enable : /GW
Three chip enables for easy depth expansion
Common I/O using three state outputs
The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all products and/or types are available in every country. Please check with an NEC Electronics
sales representative for availability and additional information.
Document No. M14904EJ4V0DS00 (4th edition)
Date Published February 2006 NS CP(K)
Printed in Japan
The mark shows major revised points.
The mark <R> shows major revised points.
2000
The revised points can be easily searched by copying an "<R>" in the PDF file and specifying it in the "Find what:" field.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1322  2435  2043  214  194  27  50  42  5  4 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号