EEWORLDEEWORLDEEWORLD

Part Number

Search

UPD44324184F5-E40Y-EQ2

Description
DDR SRAM, 2MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, PLASTIC, BGA-165
Categorystorage    storage   
File Size376KB,40 Pages
ManufacturerNEC Electronics
Download Datasheet Parametric View All

UPD44324184F5-E40Y-EQ2 Overview

DDR SRAM, 2MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, PLASTIC, BGA-165

UPD44324184F5-E40Y-EQ2 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
package instruction13 X 15 MM, PLASTIC, BGA-165
Reach Compliance Codecompliant
Maximum access time0.45 ns
Other featuresPIPELINED ARCHITECTURE
JESD-30 codeR-PBGA-B165
JESD-609 codee0
length15 mm
memory density37748736 bit
Memory IC TypeDDR SRAM
memory width18
Number of functions1
Number of terminals165
word count2097152 words
character code2000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize2MX18
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.51 mm
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width13 mm
Base Number Matches1
DATA SHEET
MOS INTEGRATED CIRCUIT
μ
PD44324084, 44324094, 44324184, 44324364
36M-BIT DDR II SRAM
4-WORD BURST OPERATION
Description
The
μ
PD44324084 is a 4,194,304-word by 8-bit, the
μ
PD44324094 is a 4,194,304-word by 9-bit, the
μ
PD44324184 is a
2,097,152-word by 18-bit and the
μ
PD44324364 is a 1,048,576-word by 36-bit synchronous double data rate static RAM
fabricated with advanced CMOS technology using full CMOS six-transistor memory cell.
The
μ
PD44324084,
μ
PD44324094,
μ
PD44324184 and
μ
PD44324364 integrate unique synchronous peripheral circuitry
and a burst counter. All input registers controlled by an input clock pair (K and K#) are latched on the positive edge of K
and K#.
These products are suitable for application which require synchronous operation, high speed, low voltage, high density
and wide bit configuration.
These products are packaged in 165-pin PLASTIC BGA.
Features
1.8 ± 0.1 V power supply
165-pin PLASTIC BGA (13 x 15)
HSTL interface
PLL circuitry for wide output data valid window and future frequency scaling
Pipelined double data rate operation
Common data input/output bus
Four-tick burst for reduced address frequency
Two input clocks (K and K#) for precise DDR timing at clock rising edges only
Two output clocks (C and C#) for precise flight time
and clock skew matching-clock and data delivered together to receiving device
Internally self-timed write control
Clock-stop capability. Normal operation is restored in 1,024 cycles after clock is resumed.
User programmable impedance output
Fast clock cycle time : 3.7 ns (270 MHz), 4.0 ns (250 MHz), 5.0 ns (200 MHz)
Simple control logic for easy depth expansion
JTAG boundary scan
<R>
Operating ambient temperature: Commercial T
A
= 0 to +70°C
Industrial
T
A
= –40 to +85°C
(-E37, -E40, -E50)
(-E40Y, -E50Y)
The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all products and/or types are available in every country. Please check with an NEC Electronics
sales representative for availability and additional information.
Document No. M16781EJ4V0DS00 (4th edition)
Date Published March 2007 NS CP(N)
Printed in Japan
The mark <R> shows major revised points.
2003
The revised points can be easily searched by copying an "<R>" in the PDF file and specifying it in the "Find what:" field.
Is the PCB layer design indicated in the layout or in the plate making requirements?
This is the board layer setting, but there is no need for it in AD. Is it a direct input?Or in the documentation?Another question? The impedance of this multilayer board is defined as What's the diffe...
btty038 PCB Design
Ask Cadence to draw schematics
I want to ask Cadence how to connect these three pages when I draw the schematic. I divide the CPU into three parts and want to draw them on three pages....
adadad111 Embedded System
A RAM online diagnosis implementation method for C2000 series chips
China Central FAE Sam ZhangAs more and more industrial applications have higher and higher requirements for product reliability and safety, when we design products, we must not only correctly implemen...
alan000345 DSP and ARM Processors
LM3S8962 MAC address writing problem
Question: To modify the LM3S8962 MAC Address, can I just enter it from the following circle? If it is possible, do I have to modify it one by one when mass production is required? Also, is there a LM ...
eeleader MCU
Uncompressing Linux... done, booting the kernel.
[p=26, null, left][color=#000][font=Arial]The kernel boot is stuck at Uncompressing Linux..... done, booting the kernel. This seems to be a common problem. There are many reasons listed on the Interne...
Wince.Android Embedded System
Books bought with E-coins
:lol:lol I have bought these books for a while now. I need to study them carefully....
强仔00001 Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1532  1128  1214  1706  1617  31  23  25  35  33 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号