EEWORLDEEWORLDEEWORLD

Part Number

Search

MT18VDDT3272DY-26AX

Description
DDR DRAM Module, 32MX72, 0.75ns, CMOS, DIMM-184
Categorystorage    storage   
File Size887KB,37 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Environmental Compliance  
Download Datasheet Parametric View All

MT18VDDT3272DY-26AX Overview

DDR DRAM Module, 32MX72, 0.75ns, CMOS, DIMM-184

MT18VDDT3272DY-26AX Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeDIMM
package instruction,
Contacts184
Reach Compliance Codecompliant
ECCN codeEAR99
access modeSINGLE BANK PAGE BURST
Maximum access time0.75 ns
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-XDMA-N184
JESD-609 codee4
memory density2415919104 bit
Memory IC TypeDDR DRAM MODULE
memory width72
Number of functions1
Number of ports1
Number of terminals184
word count33554432 words
character code32000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize32MX72
Package body materialUNSPECIFIED
Package shapeRECTANGULAR
Package formMICROELECTRONIC ASSEMBLY
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
self refreshYES
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountNO
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceGold (Au)
Terminal formNO LEAD
Terminal locationDUAL
Maximum time at peak reflow temperature30
Base Number Matches1
256MB, 512MB, 1GB, 2GB (x72, ECC, PLL, DR)
184-PIN DDR SDRAM RDIMM
DDR SDRAM
REGISTERED DIMM
Features
• 184-pin, dual in-line memory modules (DIMM)
• Fast data transfer rates: PC1600, PC2100, and
PC2700
• Registered inputs with one-clock delay
• Phase-lock loop (PLL) clock driver to reduce loading
• Utilizes 200 MT/s, 266 MT/s DDR SDRAM
components
• Supports ECC error detection and correction
• 256MB (32 Meg x 72), 512MB (64 Meg x 72), 1GB
(128 Meg x 72), and 2GB (256 Meg x 72)
• V
DD
= V
DD
Q= +2.5V
• V
DDSPD
= +2.3V to +3.6V
• 2.5V I/O (SSTL_2 compatible)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• Internal, pipelined double data rate (DDR)
architecture; two data accesses per clock cycle
• Bidirectional data strobe (DQS) transmitted/
received with data, i.e., source-synchronous data
capture
• Differential clock inputs (CK and CK#)
• Four internal device banks for concurrent operation
• Programmable burst lengths: 2, 4, or 8
• Auto precharge option
• Auto Refresh and Self Refresh Modes
• 15.6µs (256MB); 7.8125µs (512MB, 1GB, 2GB)
maximum average periodic refresh interval
• Serial Presence-Detect (SPD) with EEPROM
• Programmable READ CAS latency
• Gold edge contacts
For the latest data sheet, please refer to the Micron
Web
site:
www.micron.com/products/modules
MT18VDDT3272D – 256MB
MT18VDDT6472D – 512MB
MT18VDDT12872D – 1GB
MT18VDDT25672D – 2GB
Figure 1: 184-Pin DIMM (MO-206)
Standard PCB 1.7in. (43.18mm)
Low Profile PCB 1.2in. (30.48mm)
OPTIONS
MARKING
• Operating Temperature Range
Commercial
No Mark
Industrial
1
I
• Package
184-pin DIMM (standard)
G
1
184-pin DIMM (lead-free)
Y
2
• Memory Clock, Speed, CAS Latency
7.5ns (133 MHz), 266 MT/s, CL = 2
-262
1
7.5ns (133 MHz), 266 MT/s, CL = 2
-26A
1
7.5ns (133 MHz), 266 MT/s, CL = 2.5
-265
10ns (100 MHz), 200 MT/s, CL = 2
-202
• PCB
Standard 1.7in. (43.18mm)
See page 2 note
1
Low Profile 1.2in. (30.48mm)
See page 2 note
NOTE:
1. Contact Micron for product availability.
2. CL = Device CAS (READ) Latency; registered
mode adds one clock cycle to CL.
Table 1:
Address Table
256MB
512MB
8K
8K (A0–A12)
4 (BA0, BA1)
256Mb (32 Meg x 8)
1K (A0–A9)
2 (S0#, S1#)
1GB
8K
8K (A0–A12)
4 (BA0, BA1)
512Mb (64 Meg x 8)
2K (A0–A9, A11)
2 (S0#, S1#)
2GB
8K
16K (A0–A13)
4 (BA0, BA1)
1Gb (128 Meg x 8)
2K (A0–A9, A11)
2 (S0#, S1#)
4K
4K (A0–A11)
4 (BA0, BA1)
128Mb (16 Meg x 8)
1K (A0–A9)
2 (S0#, S1#)
Refresh Count
Row Addressing
Device Bank Addressing
Base Device Configuration
Column Addressing
Module Rank Addressing
pdf: 09005aef80e1141d, source: 09005aef80e11353
DD18C32_64_128_256x72DG.fm - Rev. C 9/04 EN
1
©2004 Micron Technology, Inc.
PRODUCTS AND SPECIFICATIONS DISCUSSED HEREIN ARE SUBJECT TO CHANGE BY MICRON WITHOUT NOTICE.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 408  1641  2661  1469  1297  9  34  54  30  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号