EEWORLDEEWORLDEEWORLD

Part Number

Search

PSD813F5VA-20JT

Description
128KX8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQCC52, ROHS COMPLIANT, PLASTIC, LCC-52
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size995KB,128 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Environmental Compliance
Download Datasheet Parametric View All

PSD813F5VA-20JT Overview

128KX8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQCC52, ROHS COMPLIANT, PLASTIC, LCC-52

PSD813F5VA-20JT Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Parts packaging codeLCC
package instructionQCCJ, LDCC52,.8SQ
Contacts52
Reach Compliance Codecompliant
ECCN codeEAR99
Maximum access time2e-7 ns
JESD-30 codeS-PQCC-J52
length19.1 mm
Number of I/O lines27
Number of ports4
Number of terminals52
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC52,.8SQ
Package shapeSQUARE
Package formCHIP CARRIER
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3.3 V
Certification statusNot Qualified
ROM size (bits)1048576 Bits
Maximum seat height4.57 mm
Maximum standby current0.0001 A
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
UV erasableN
width19.1 mm
uPs/uCs/peripheral integrated circuit typePARALLEL IO PORT, GENERAL PURPOSE
Base Number Matches1
PSD8XXFX
Flash in-system programmable (ISP)
peripherals for 8-bit MCUs, 5 V
Features
Flash in-system programmable (ISP)
peripheral for 8-bit MCUs
Dual bank Flash memories
– Up to 2 Mbit of primary Flash memory (8
uniform sectors, 32K x8)
– Up to 256 Kbit secondary Flash memory (4
uniform sectors)
– Concurrent operation: read from one
memory while erasing and writing the other
Up to 256 Kbit SRAM
27 reconfigurable I/Oports
Enhanced
JTAG
serial port
PLD with macrocells
– Over 3000 gates of PLD: CPLD and DPLD
– CPLD with 16 output macrocells (OMCs)
and 24 input macrocells (IMCs)
– DPLD - user defined internal chip select
decoding
27 individually configurable I/O port pins
They can be used for the following functions:
– MCU I/Os
– PLD I/Os
– Latched MCU address output
– Special function I/Os.
– 16 of the I/O ports may be configured as
open-drain outputs.
In-system programming (ISP) with JTAG
– Built-in JTAG compliant serial port allows
full-chip in-system programmability
– Efficient manufacturing allow easy product
testing and programming
– Use low cost FlashLINK cable with PC
Page register
– Internal page register that can be used to
expand the microcontroller address space
by a factor of 256
PQFP52 (M)
PLCC52 (J)
TQFP64 (U)
Programmable power management
Packages are ECOPACK
®
Device summary
Part number
PSD813F2
PSD813F4
PSD813F5
PSD8XXFX
PSD833F2
PSD834F2
PSD853F2
PSD854F2
Table 1.
Reference
May 2009
Doc ID 7833 Rev 7
1/128
www.st.com
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2512  340  845  1408  2668  51  7  17  29  54 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号