EEWORLDEEWORLDEEWORLD

Part Number

Search

531EC701M000DG

Description
LVPECL Output Clock Oscillator, 701MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531EC701M000DG Overview

LVPECL Output Clock Oscillator, 701MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531EC701M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency701 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Internet TV concept hype
Although the integration of the three networks has become a hot topic of discussion, it will take some time before it is truly launched. TV manufacturers are not sitting and waiting for the integratio...
天天谈芯 Talking
Relay Learning
[i=s] This post was last edited by paulhyde on 2014-9-15 09:10 [/i] Relay learning, information sharing!! [[i] This post was last edited by open82977352 on 2010-2-10 16:47 [/i]]...
hanyunbo123 Electronics Design Contest
LM317 power supply problem, please help
[i=s]This post was last edited by 541342055 on 2015-4-29 20:56[/i] [size=5][color=Red]Use LM317 as current expansion circuit, and 2SA1943 as PNP transistor. Power supply 19V3.5A. Connect heating wire ...
541342055 Power technology
Some suggestions for circuit design and testing
[p=20, null, left]1. Have a clear idea of the circuit you want to design. [/p] [p=20, null, left]2. When designing and testing circuits with your partners, the division of labor should be clear, and i...
Jacktang Analogue and Mixed Signal
SPI Remapping
The problem I'm facing now is that the NSS of SPI is connected to PA4. I want to use both SPI and DAC, and they share the same pin. How should I configure it? Can it be achieved by remapping SPI? Atta...
lqwzjay stm32/stm8
EEWORLD University ---- Black Gold ZYNQ FPGA Video Tutorial
Black Gold ZYNQ FPGA video tutorial : https://training.eeworld.com.cn/course/6019Black Gold ZYNQ FPGA Video Tutorial...
Lemontree FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 318  154  1101  210  127  7  4  23  5  3 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号