PRELIMINARY
PDM31038
1 Megabit 3.3V Static RAM
256K x 4-Bit
Revolutionary Pinout
Features
s
High-speed access times
Com’l: 12, 15, 17 and 20 ns
Ind’l: 15, 17 and 20 ns
s
Low power operation (typical)
- PDM31038SA
Active: 200 mW
Standby: 50 mW
s
Single +3.3V (±0.3V) power supply
s
TTL-compatible inputs and outputs
s
Packages
Plastic SOJ (300 mil) - TSO
Plastic SOJ (400 mil) - SO
Plastic TSOP - T
1
2
3
4
5
6
Description
The PDM31038 is a high-performance CMOS static
RAM organized as 262,144 x 4 bits. This product is
produced in Paradigm’s proprietary CMOS
technology which offers the designer the highest
speed parts. Writing to this device is accomplished
when the write enable (WE) and the chip enable
(CE) inputs are both LOW. Reading is accomplished
when WE remains HIGH and CE and OE are both
LOW.
The PDM31038 operates from a single +3.3V power
supply and all the inputs and outputs are fully TTL-
compatible.
The PDM31038 is available in a 32-pin 300-mil and
400-mil plastic SOJ, and a 32-pin plastic TSOP for
surface mount applications in revolutionary pinout.
Functional Block Diagram
7
8
9
10
11
12
Rev. 1.0 - 7/24/96
7-59
PRELIMINARY
PDM31038
Pin Configuration
TSOP
SOJ
Pin Description
Name
A17-A0
I/O3-I/O0
OE
WE
CE
NC
V
CC
V
SS
Description
Address Inputs
Data Inputs/Outputs
OE
Output Enable Input
Write Enable Input
Chip Enable Input
No Connect
Power (+3.3V)
Ground
X
L
X
H
X
H
L
H
H
L
L
L
Hi-Z
D
OUT
D
IN
Hi-Z
Standby
Read
Write
Output Disable
WE
CE
I/O
MODE
Truth Table
(1)
NOTE: 1. H = V
IH
, L = V
IL
, X = DON’T CARE
Absolute Maximum Ratings
(1)
Symbol
V
TERM
T
BIAS
T
STG
P
T
I
OUT
Rating
Terminal Voltage with Respect to V
SS
Temperature Under Bias
Storage Temperature
Power Dissipation
DC Output Current
Com’l.
–0.5 to +4.6
–55 to +125
–55 to +125
1.0
50
Ind.
–0.5 to +4.6
–65 to +135
–65 to +150
1.0
50
Unit
V
°C
°C
W
mA
NOTE: 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RA
TINGS may
cause permanent damage to the device. This is a stress rating only and functional
operation of the device at these or any other conditions above those indicated in the
operational sections of this specification is not implied. Exposure to absolute maxi-
mum rating conditions for extended periods may affect reliability.
Recommended DC Operating Conditions
Symbol
V
CC
V
SS
Industrial
Commercial
Parameter
Supply Voltage
Supply Voltage
Ambient Temperature
Ambient Temperature
Min.
3.0
0
–40
0
Typ.
3.3
0
25
25
Max.
3.6
0
85
70
Unit
V
V
°C
°C
7-60
Rev. 1.0 - 7/24/96
PRELIMINARY
PDM31038
DC Electrical Characteristics
(V
CC
= 3.3V, ± 0.3V)
Symbol
I
LI
I
LO
V
IL
V
IH
V
OL
V
OH
Parameter
Input Leakage Current
Output Leakage Current
Input Low Voltage
Input High Voltage
Output Low Voltage
Output High Voltage
I
OL
= 8 mA, V
CC
= Min.
I
OL
= 10 mA, V
CC
= Min.
I
OH
= –4 mA, V
CC
= Min.
Test Conditions
V
CC
= MAX., V
IN
= V
SS
to V
CC
V
CC
= MAX.,
CE = V
IH
, V
OUT
= V
SS
to V
CC
Com’l/
Ind.
Com’l/
Ind.
Min.
–5
–5
–0.3
(1)
2.2
—
—
2.4
Max.
5
5
0.8
Vcc+0.3
0.4
0.5
—
Unit
µA
µA
V
V
V
V
V
1
2
3
4
NOTE:1.V
IL
(min) = –3.0V for pulse width less than 20 ns
Power Supply Characteristics
-12
Symbol Parameter
I
CC
Operating Current
CE = V
IL
f = f
MAX
= 1/t
RC
V
CC
= Max.
I
OUT
= 0 mA
I
SB
Standby Current
CE = V
IH
f = f
MAX
= 1/t
RC
V
CC
= Max.
I
SB1
Full Standby Current
CE
≥
V
HC
f=0
V
CC
= Max.,
V
IN
≥
V
CC
– 0.2V or
≤
0.2V
10
10
15
10
15
10
15
mA
40
35
35
35
35
30
30
mA
-15
-17
-20
Unit
mA
Com’l. Com’l Ind. Com’l Ind. Com’l Ind.
130
120
120
120
120
110
110
5
6
7
8
9
NOTES: All values are maximum guaranteed values.
V
LC
≤
0.2V, V
HC
≥
V
CC
– 0.2V
Capacitance
(1)
(T
A
= +25°C, f = 1.0 MHz)
Symbol
C
IN
C
OUT
Parameter
Input Capacitance
Output Capacitance
Max.
8
8
Unit
pF
pF
10
11
12
NOTE:1. This parameter is determined by device characterization but is not production tested.
Rev. 1.0 - 7/24/96
7-61
PRELIMINARY
PDM31038
AC Test Conditions
Input pulse levels
Input rise and fall times
Input timing reference levels
Output reference levels
Output load
V
SS
to 3.0V
2.5 ns
1.5V
1.5V
See Figures 1 and 2
Figure 1. Output Load Equivalent
Figure 2. Output Load Equivalent
(for t
LZCE
, t
HZCE
, t
LZWE
, t
HZWE
, t
LZOE
,
t
HZOE
)
Figure 3.
7-62
Rev. 1.0 - 7/24/96
PRELIMINARY
PDM31038
Read Cycle No. 1
(4, 5)
1
2
Read Cycle No. 2
(2, 4, 6)
3
4
5
6
AC Electrical Characteristics
Description
READ Cycle
READ cycle time
Address access time
Chip enable access time
Output hold from address change
Chip enable to output in low Z
(1,3)
Chip disable to output in high Z
(1,2,3)
Chip enable to power up time
(3)
Chip disable to power down time
(3)
Output enable access time
Output enable to output in low Z
(1,3)
Output disable to output in high Z
(1,3)
Sym
t
RC
t
AA
t
ACE
t
OH
t
LZCE
t
HZCE
t
PU
t
PD
t
AOE
t
LZOE
t
HZOE
0
6
0
12
6
0
6
3
5
6
0
15
6
0
6
-12
Min.
12
12
12
3
5
7
0
17
6
0
6
Max.
-15
Min.
15
15
15
3
5
8
0
20
6
Max.
-17
Min.
17
17
17
3
5
8
Max.
-20
Min.
20
20
20
Max. Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
7
8
9
10
11
12
Rev. 1.0 - 7/24/96
7-63