EEWORLDEEWORLDEEWORLD

Part Number

Search

530CB123M000DG

Description
CMOS Output Clock Oscillator, 123MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530CB123M000DG Overview

CMOS Output Clock Oscillator, 123MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530CB123M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency123 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS
physical size7.0mm x 5.0mm x 1.85mm
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Why is the frog that can't be killed by boiling water killed by warm water?
People are born lazy. "Born in worry, die in comfort" and "the frog effect" always remind us to change our existing lives. The "frog effect" refers to throwing a frog into a boiling pot. The frog feel...
sijialgc Talking about work
Please advise how to "build a winCE software development kit (SDK) and package the BSP into an .msi installation file"
The last step in developing a BSP is to build a software development kit (SDK) and package the BSP into an .msi installation file so that it can be installed by others. An SDK is a set of header files...
jinn129160 Embedded System
Playing with BeagleBone2-Build your own home multimedia server with BeagleBone
After a busy night, I checked various articles and finally built a home multimedia server on BBB to realize DLNA playback on the local area network. The videos in the USB flash drive plugged into the ...
shower.xu DSP and ARM Processors
Help with top-level files
写了一个顶层文件,如下entity top isPort ( CLK : inSTD_LOGIC;RX : inSTD_LOGIC;rst : inSTD_LOGIC;GPIO : inoutSTD_LOGIC_VECTOR (0 downto 0);TX : outSTD_LOGIC; INT : out STD_LOGIC_VECTOR (0 downto 0));end top;archit...
qd0090 FPGA/CPLD
Looking for the upgrade password for Zhuoyi 5518G (green shell)
My Zhuoyi 5518G (green shell) has a 7-pin upgrade interface, which is Haier 2023+1108EGa+5812. I have read many forums but cannot find any information or specific operation methods to upgrade by direc...
janeyqian Embedded System
Analyzing a simple CPLD program problem
As the title:The hardware is the EPM570T100C5N development board. The small light flashing function cannot be realized. The small light can be controlled separately (it can only be turned on and off, ...
eeleader FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 831  982  1908  658  592  17  20  39  14  12 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号