EEWORLDEEWORLDEEWORLD

Part Number

Search

531WC873M000DG

Description
CMOS/TTL Output Clock Oscillator, 873MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531WC873M000DG Overview

CMOS/TTL Output Clock Oscillator, 873MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531WC873M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency873 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
stm32f103 how do I add the compiled assembly code to the current project
I have compiled an assembly code and want to add it to my current stm32f103 project, but it cannot be compiled. The format of that assembly code is: CSEG AT 0000 DB 0F0 012 014. The following is the d...
weimingfen stm32/stm8
SP2 cannot be driven, please help me
Set to main mode, only receive RCC_APB1PeriphClockCmd(RCC_APB1Periph_USART2|RCC_APB1Periph_USART3|RCC_APB1Periph_SPI2|RCC_APB1Periph_TIM2, ENABLE); // Configure SPI2 pins: SCK, MISO ------------------...
zhousw08 stm32/stm8
Help! How to create an ActiveX control on WinCE that can be displayed on the Web!
Development environment EVC4.0 + SP4 System WinCE5.0 Function: I want to use Evc++ to create an ATL component and use it on WinCE. Now I just want to make an Edit control. The reference code on the We...
wanghai8521 Embedded System
PIC16F1783ad conversion display is 0, please help
PAGESEL START BANKSEL TRISA MOVLW B'00000001' MOVWF TRISA ; Set the direction control of PORTA BANKSEL LATA MOVLW B'11000001' ; MOVWF LATA BANKSEL ANSELA MOVLW B'00000001'; AN0 is an analog port, and ...
rsszd Microchip MCU
Shanghai Unicom's 4G network inner ring upgraded to quasi-3G
While the 3G license issuance is still unclear, China Unicom, which owns both CDMA and GSM networks, is stepping up its "two-way" preparations.   Reporters learned yesterday that after launching eight...
hjgiog RF/Wirelessly
Detailed explanation of the impact of IC chips on EMI design
[i=s]This post was last edited by fish001 on 2018-2-24 11:02[/i] [size=4] Electromagnetic compatibility design usually requires the use of various control technologies. Generally speaking, the closer ...
fish001 Analogue and Mixed Signal

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1983  1306  2513  1922  456  40  27  51  39  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号