EEWORLDEEWORLDEEWORLD

Part Number

Search

A54SX08A-FBG208A

Description
FPGA, 1452 CLBS, 24000 GATES, 167 MHz, PQFP208
Categorysemiconductor    Programmable logic devices   
File Size640KB,108 Pages
ManufacturerETC
Download Datasheet Parametric View All

A54SX08A-FBG208A Overview

FPGA, 1452 CLBS, 24000 GATES, 167 MHz, PQFP208

A54SX08A-FBG208A Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals208
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage2.75 V
Minimum supply/operating voltage2.25 V
Rated supply voltage2.5 V
Processing package descriptionPlastic, Quad Flat Package-208
stateTRANSFERRED
CraftsmanshipCMOS
packaging shapeSQUARE
Package SizeFLATPACK, FINE PITCH
surface mountYes
Terminal formGULL WING
Terminal spacing0.5000 mm
terminal coatingtin lead
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelCOMMERCIAL
organize1452 CLBS, 24000 doors
Maximum FCLK clock frequency167 MHz
Number of configurable logic modules1452
Programmable logic typeFIELD PROGRAMMABLE GATE array
Number of equivalent gate circuits24000
The maximum delay of a CLB module1.9 ns
v5.1
SX-A Family FPGAs
Leading-Edge Performance
250 MHz System Performance
350 MHz Internal Performance
Specifications
12,000 to 108,000 Available System Gates
Up to 360 User-Programmable I/O Pins
Up to 2,012 Dedicated Flip-Flops
0.22
µ
/ 0.25
µ
CMOS Process Technology
Features
Hot-Swap Compliant I/Os
Power-Up/Down Friendly (No Sequencing Required
for Supply Voltages)
66 MHz PCI Compliant
Nonvolatile, Single-Chip Solution
Configurable I/O Support for 3.3 V / 5 V PCI, 5 V
TTL, 3.3 V LVTTL, 2.5 V LVCMOS2
2.5 V, 3.3 V, and 5 V Mixed-Voltage Operation with
5 V Input Tolerance and 5 V Drive Strength
Devices Support Multiple Temperature Grades
Configurable Weak-Resistor Pull-Up or Pull-Down
for I/O at Power-Up
Individual Output Slew Rate Control
Up to 100% Resource Utilization and 100% Pin
Locking
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Verification
Capability with Silicon Explorer II
Boundary-Scan Testing in Compliance with IEEE
Standard 1149.1 (JTAG)
Actel Secure Programming Technology with
FuseLock™ Prevents Reverse Engineering and
Design Theft
Table 1 •
SX-A Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Dedicated Flip-Flops
Maximum Flip-Flops
Maximum User I/Os
Global Clocks
Quadrant Clocks
Boundary Scan Testing
3.3 V / 5 V PCI
Input Set-Up (External)
Speed Grades
Temperature Grades
Package (by pin count)
PQFP
TQFP
PBGA
FBGA
CQFP
A54SX08A
8,000
12,000
768
512
256
512*
130
3
0
Yes
Yes
0 ns
–F, Std, –1, –2
C, I, A, M
208
100, 144
144
A54SX16A
16,000
24,000
1,452
924
528
990
180
3
0
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
100, 144
144, 256
A54SX32A
32,000
48,000
2,880
1,800
1,080
1,980
249
3
0
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
100, 144, 176
329
144, 256, 484
208, 256
A54SX72A
72,000
108,000
6,036
4,024
2,012
4,024
360
3
4
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
256, 484
208, 256
Note:
*A maximum of 512 registers is possible if all 512 C cells are used to build an additional 256 registers
February 2005
© 2005 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
NUCLEO_G431RB review->File structure & ST-Link online debugging experience
NUCLEO_G431RB ReviewPlatform constructionI tried MDK514 before and found the same problem as http://bbs.21ic.com/icview-2861476-1-1.html?ordertype=1, so I downloaded the latest version of MDK528A dire...
elike stm32/stm8
How to distinguish between digital and analog mixed circuit PCB design?
This article discusses the basic similarities and differences between analog and digital wiring in terms of bypass capacitors, power supplies, ground design, voltage errors, and electromagnetic interf...
ohahaha PCB Design
[Digging Power] Power Supply Selection for Dual DSP + Dual FPGA System Board
I have been very busy recently, and I am so busy that I feel dizzy. My original intention of studying for a master's degree was to play around with Linux drivers and graduate, but my boss told me that...
lelee007 Analogue and Mixed Signal
Cable Problems
What are the methods for detecting the continuity of cables? If periodic pulses are required to achieve detection, which method is it? What is the specific process? Thank you!...
mufengyang Embedded System
Transfer TDS560USB emulator (full set) and SEED-XDS560PCI emulator, preferential price
Since I am no longer engaged in DSP development, I am selling a 99% new TDS560USB emulator (full set) and a SEED-XDS560PCI emulator at a preferential price! Tel: 13916574626...
xu112971 Buy&Sell
TI Seminar + My Opinion on the Shanghai Seminar
The meeting starts at 9 am . As the traffic in Shanghai is quite developed, I was late. TI is rich, and the meeting place is a five-star hotel in Shanghai. Haha, maybe only five stars are worthy of TI...
acai1123 MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2350  2377  2302  1548  2458  48  47  32  50  49 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号