EEWORLDEEWORLDEEWORLD

Part Number

Search

ZL50019QCC

Description
Digital Time Switch, CMOS, PQFP256, 28 X 28 MM, 1.40 MM HEIGHT, MS-026BJC, LQFP-256
CategoryWireless rf/communication    Telecom circuit   
File Size898KB,121 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Download Datasheet Parametric View All

ZL50019QCC Overview

Digital Time Switch, CMOS, PQFP256, 28 X 28 MM, 1.40 MM HEIGHT, MS-026BJC, LQFP-256

ZL50019QCC Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeQFP
package instructionLFQFP, QFP256,1.2SQ,16
Contacts256
Reach Compliance Codecompliant
JESD-30 codeS-PQFP-G256
JESD-609 codee0
length28 mm
Number of functions1
Number of terminals256
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Encapsulate equivalent codeQFP256,1.2SQ,16
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)225
power supply1.8,3.3 V
Certification statusNot Qualified
Maximum seat height1.6 mm
Nominal supply voltage1.8 V
surface mountYES
technologyCMOS
Telecom integrated circuit typesDIGITAL TIME SWITCH
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD
Terminal formGULL WING
Terminal pitch0.4 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width28 mm
Base Number Matches1
ZL50019
Enhanced 2 K Digital Switch with
Stratum 4E DPLL
Data Sheet
Features
2048 channel x 2048 channel non-blocking digital
Time Division Multiplex (TDM) switch at 8.192
and 16.384 Mbps or using a combination of ports
running at 2.048, 4.096, 8.192 and 16.384 Mbps
32 serial TDM input, 32 serial TDM output
streams
Integrated Digital Phase-Locked Loop (DPLL)
exceeds Telcordia GR-1244-CORE Stratum 4E
specifications
Output clocks have less than 1 ns of jitter (except
for the 1.544 MHz output)
DPLL provides holdover, freerun and jitter
attenuation features with four independent
reference source inputs
Exceptional input clock cycle to cycle variation
tolerance (20 ns for all rates)
Output streams can be configured as bi-
directional for connection to backplanes
V
DD_CORE
V
DD_IO
V
DD_COREA
V
DD_IOA
November 2006
Ordering Information
ZL50019GAC
256 Ball PBGA
Trays
ZL50019QCC
256 Lead LQFP
Trays
ZL50019QCG1 256 Lead LQFP* Trays, Bake &
Drypack
ZL50019GAG2
256 Ball PBGA** Trays, Bake &
Drypack
*Pb Free Matte Tin
**Pb Free Tin/Silver/Copper
-40°C to +85°C
Per-stream input and output data rate conversion
selection at 2.048, 4.096, 8.192 or 16.384 Mbps.
Input and output data rates can differ
Per-stream high impedance control outputs
(STOHZ) for 16 output streams
Per-stream input bit delay with flexible sampling
point selection
Per-stream output bit and fractional bit
advancement
V
SS
RESET
ODE
STi[31:0]
FPi
CKi
MODE_4M0
MODE_4M1
REF0
REF1
REF2
REF3
REF_FAIL0
REF_FAIL1
REF_FAIL2
REF_FAIL3
S/P Converter
Data Memory
P/S Converter
STio[31:0]
Input Timing
Connection Memory
Output HiZ
Control
STOHZ[15:0]
DPLL
Output Timing
FPo[3:0]
CKo[5:0]
FPo_OFF[2:0]
OSC_EN
OSC
Internal Registers &
Microprocessor Interface
Test Port
TDi
OSCo
DS_RD
R/W_WR
Figure 1 - ZL50019 Functional Block Diagram
Zarlink Semiconductor US Patent No. 5,602,884, UK Patent No. 0772912,
France Brevete S.G.D.G. 0772912; Germany DBP No. 69502724.7-08
1
Zarlink Semiconductor Inc.
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright 2004-2006, Zarlink Semiconductor Inc. All Rights Reserved.
MOT_INTEL
DTA_RDY
D[15:0]
A[13:0]
OSCi
TRST
TMS
TCK
TDo
IRQ
CS
32-bitLow-powerMix-SignalProcessor21-bitENOBΣΔADC
HY16F19 seriesProduct Features Digital Features:Built-in Andes 32-bit N801 CPU coreEach CPU clock cycle can process 1 instruction (1T instruction cycle)C compilation environment and easy-to-use develo...
romotic Test/Measurement
Detailed explanation of graphical Saber simulation software - switching power supply simulation
So far, this is the only book in China that explains Saber in a comprehensive way. Download address: [url]https://pan.baidu.com/s/1ciRY5g[/url]...
weiminssc Power technology
Using pb4.2 to download the WINCE image using a network cable, an error occurred. Unable to download,,,
When downloading the WINCE image with PB4.2 using a network cable, an error occurs. Unable to download, a dialog box pops up with the title: Connection to Target Failed. Content: platform Builder was ...
aug_com Embedded System
I use ISE10.1, but when I create a new file, there is no chipscope file format in the directory I open. Can someone help me?
After installing the software, chipscope and other software are installed, but when I open it, I can't find the chipscope file format. Do I need to import it? How can I solve this problem?...
刘皓辰 FPGA/CPLD
The long-awaited prize finally came out - received the TI event prize
Finally received the prize from TI Precision Labs Signal Chain Premium Course Campaign --- the thermos cup is very pretty......
Orima Talking
Q&A: How to use multiple clock pins on an FPGA?
Hello everyone: I see that there are multiple clock input pins on the FPGA chip, but the board I have only has one clock crystal connected to one pin. How can I use the other clock pins? Thank you!...
xunxun109 FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 485  288  1771  2516  1782  10  6  36  51  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号