EEWORLDEEWORLDEEWORLD

Part Number

Search

89HPES6T6G2ZBALG8

Description
Bus Controller, PBGA324
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size757KB,29 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric View All

89HPES6T6G2ZBALG8 Overview

Bus Controller, PBGA324

89HPES6T6G2ZBALG8 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Reach Compliance Codecompliant
JESD-30 codeS-PBGA-B324
Number of terminals324
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA324,18X18,40
Package shapeSQUARE
Package formGRID ARRAY
power supply1,3.3 V
Certification statusNot Qualified
Maximum slew rate1127 mA
surface mountYES
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Base Number Matches1
6-Lane 6-Port
Gen2 PCI Express® Switch
®
89HPES6T6G2
Data Sheet
Preliminary Information*
Device Overview
The 89HPES6T6G2, a 6-lane 6-port Gen2 PCI Express® switch, is a
member of IDT’s PRECISE™ family of PCI Express switching solutions.
The PES6T6G2 is a peripheral chip that performs PCI Express Base
switching with a feature set optimized for servers, storage, communica-
tions, and consumer applications. It provides connectivity and switching
functions between a PCI Express upstream port and five downstream
ports or peer-to-peer switching between downstream ports.
Features
High Performance PCI Express Switch
– Six Gen2 PCI Express lanes supporting 5 Gbps and
2.5 Gbps operation
• One x1 upstream port
• Five x1 downstream ports
– Low latency cut-through switch architecture
– Support for Max Payload Size up to 256 bytes
– Supports one virtual channel and eight traffic classes
– PCI Express Base Specification Revision 2.0 compliant
Flexible Architecture with Numerous Configuration Options
– Automatic lane reversal on all ports
– Automatic polarity inversion
– Supports in-band hot-plug presence detect capability
– Supports external signal for hot plug event notification allowing
SCI/SMI generation for legacy operating systems
– Dynamic link width reconfiguration for power/performance
optimization
– Configurable downstream port PCI-to-PCI bridge device
numbering
– Crosslink support
– Supports ARI forwarding defined in the Alternative Routing-ID
Interpretation (ARI) ECN for virtualized and non-virtualized
environments
– Ability to load device configuration from serial EEPROM
Legacy Support
– PCI compatible INTx emulation
– Supports bus locked transactions, allowing use of PCI Express
with legacy software
Highly Integrated Solution
– Requires no external components
– Incorporates on-chip internal memory for packet buffering and
queueing
– Integrates six 5 Gbps / 2.5 Gbps embedded SerDes, 8B/10B
encoder/decoder (no separate transceivers needed)
Reliability, Availability, and Serviceability (RAS) Features
– Ability to disable peer-to-peer communications
– Supports ECRC and Advanced Error Reporting
– All internal data and control RAMs are SECDED ECC
protected
– Supports PCI Express hot-plug on all downstream ports
– Supports upstream port hot-plug
Block Diagram
6-Port Switch Core / 6 Gen2 PCI Express Lanes
Frame Buffer
Route Table
Port
Arbitration
Scheduler
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
SerDes
SerDes
SerDes
(Port 0)
(Port 1)
Figure 1 Internal Block Diagram
(Port 5)
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 29
©
2008 Integrated Device Technology, Inc.
*Notice: The information in this document is subject to change without notice
September 8, 2008
DSC 6930
The location of common mode inductors in PCB layout
Connect the D+ and D- of USB in series with the 4-pin common mode inductor (1&2, 3&4 path) in series with 1 and 4, and the other end 2 and 3 are connected to the DMINUS and DPLUS of IC. My question is...
dirty Analog electronics
Microwave Resource Website Collection
WebSites-microwaveresources[00]www.codata.org,CommitteeonDataforScienceandTechnology(CODATA).Containsmostrecentvaluesofphysicalconstants,publishedinRef.[92].[01]www.ieee.org/organizations/history_cent...
JasonYoo RF/Wirelessly
I don't understand why the feedback network of the op amp is connected to the non-inverting terminal. What is the purpose of this?
[i=s]This post was last edited by Adward587 on 2019-7-6 00:59[/i]I am a bit confused about this circuit. After analyzing it for a long time, I still don’t quite understand its purpose. Why is the feed...
Adward587 Analog electronics
Beginner's guide to setting up the watchdog for MSP430F5529
The watchdog timer (WDT_A) is actually a special timer, which can be used as a watchdog or a timer. The so-called watchdog function is to monitor whether the program runs away due to some interference...
fish001 Microcontroller MCU
Computer controls the movement of the car
I have a request like this: add a vertical bar to a small car (either wheeled or tracked), and use a computer to control (preferably wireless) the car to move 360 degrees freely on the horizontal plan...
hzfzh1234 Embedded System
ATmega83-163 Chinese Data Sheet Features
This article describes the ATmega83-163 chip and its Chinese data sheet in detail....
rain Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2  857  2449  212  1499  1  18  50  5  31 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号