EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-61705G4-502

Description
Mil-Std-1553 Controller, 2 Channel(s), CMOS, CQFP72, 1 X 1 INCH, 0.155 INCH HEIGHT, CERAMIC, GULLWING LEAD PACKAGE-72
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size359KB,52 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-61705G4-502 Overview

Mil-Std-1553 Controller, 2 Channel(s), CMOS, CQFP72, 1 X 1 INCH, 0.155 INCH HEIGHT, CERAMIC, GULLWING LEAD PACKAGE-72

BU-61705G4-502 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeQFP
package instructionQFP,
Contacts72
Reach Compliance Codecompliant
boundary scanNO
maximum clock frequency20 MHz
letter of agreementMIL-STD-1553A; MIL-STD-1553B; MIL-STD-1760; MCAIR; STANAG-3838
Data encoding/decoding methodsBIPH-LEVEL(MANCHESTER)
External data bus width16
JESD-30 codeS-CQFP-G72
JESD-609 codee0
length25.4 mm
low power modeNO
Number of serial I/Os2
Number of terminals72
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQFP
Package shapeSQUARE
Package formFLATPACK
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height4.346 mm
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width25.4 mm
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
Base Number Matches1
BU-61703/61705
SIMPLE SYSTEM RT (SSRT)
DESCRIPTION
The BU-61703/5 Simple System RT
(SSRT) MIL-STD-1553 terminals provide
a complete interface between a simple
system and a MIL-STD-1553 bus. These
terminals integrate dual transceiver,
protocol logic, and a FIFO memory for
received messages in a 1.0 inch square
ceramic package. The SSRT provides
multi-protocol support of MIL-STD-
1553A/B, MIL-STD-1760, McAir, and
STANAG-3838.
The SSRT's transceivers are completely
monolithic, require only a +5V supply, and
consume low power. There are versions
of the simple system RT available with
transceivers trimmed for MIL-STD-1760
compliance, or compatible to McAir stan-
dards. As a means of further reducing
power consumption, the SSRT is avail-
able in versions with its logic powered by
+3.3V, or +5V. The SSRT can operate
with a choice of clock frequencies of 10,
12, 16, or 20 MHz.
The SSRT is ideal for stores and other
simple systems that do not require a
microprocessor. To streamline the inter-
face to simple systems, the SSRT
includes an internal 32-word FIFO for
received data words. This serves to
ensure that only complete, consistent
blocks of validated data words are trans-
ferred to a system.
The SSRT incorporates a built-in self-test
(BIT).This BIT, which is processed follow-
ing power turn-on or after receipt of an
Initiate self-test mode command, pro-
vides a comprehensive test of the SSRT's
encoders, decoders, protocol, transmitter
watchdog timer, and protocol. The result
of the built-in test may be conveyed to the
bus controller by means of the SSRT's
Terminal Flag bit and/or its RT BIT word.
The SSRT includes an auto-configuration
feature. This may be used to enable the
SSRT to run (or not run) its BIT at power
turn-on, to select between MIL-STD-
1553A or -1553B protocol, to transfer
received data words to a system either
individually or by means of a burst trans-
fer, to implement wraparound for subad-
dress 30 (per MIL-STD-1553B Notice 2),
along with options involving the reporting
of self-test failures and loopback errors.
FEATURES
Complete Integrated Remote
Terminal Including:
Dual Low-Power 5V Only Transceiver
Complete RT Protocol Logic
STANAG-3838 RT, and
MIL-STD-1760 Stores Management
Supports MIL-STD-1553A/B Notice 2,
1.0 X 1.0 Inch, 72-pin Package
Choice of 5V or 3.3V Logic Power
Meets 1553A/McAir Response Time
Requirements
Internal FIFO for Burst Mode
Capability on Receive Data
16-bit DMA Interface
Auto Configuration Capability
Comprehensive Built-in Self-test
Direct Interface to Simple
(Processorless) Systems
10, 12, 16, or 20 MHz
Selectable Input Clock:
55Ω
BUS A
55Ω
TRANSMITTER
INHIBIT
TX_INH
55Ω
BUS B
55Ω
B-3226
B-3227
TX/RX A
TRANSCEIVER
A
DATA
BUFFERS
DMA
HANDSAKE
AND
TRANDFER
CONTROL
LOGIC
D15-D0
DTREQ
DTGRT
DTACK
HS FAIL
MEMOE
MEMWR
SYSTEM
DATA
TX/RX A
TX/RX B
TRANSCEIVER
B
DMA
HANDSAKE
CONTROL
TX/RX B
B-3226
B-3227
MSTCLR
DATA
TRANSFER
CONTROL
CONTROL
INPUTS
AUTO_CFG
BRO_ENA
DUAL
ENCODER
DECODER
AND
RT STATE
LOGIC
L_BRO, T/R, SA4-SA0
WC/MC/CWC4-0
COMMAND
ADDRESS
BUS
ILLEGAL
RTAD4-RTAD0
SRV_RQST
SSFLAG
BUSY
RTACTIVE
INCMD
RT
ADDRESS
RTADP
RT_AD_LAT
RT_AD_ERR
RT
WORD
INPUTS
CLK_IN
GBR
MSG_ERR
RTFAIL
CLOCK
FEQUENCEY
SELECTION
CLK_SEL1
CLK_SEL0
RT
MESSAGE
STATUS
FIGURE 1. BU-61703/5 BLOCK DIAGRAM
©
2000 Data Device Corporation

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2340  1674  2343  793  999  48  34  16  21  31 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号