EEWORLDEEWORLDEEWORLD

Part Number

Search

NAND08GW3C2BZL6F

Description
8 or 16 Gbit, 2112 byte page, 3 V supply, multilevel, multiplane, NAND Flash memory
Categorystorage    storage   
File Size1MB,60 Pages
ManufacturerNumonyx ( Micron )
Websitehttps://www.micron.com
Environmental Compliance
Download Datasheet Parametric View All

NAND08GW3C2BZL6F Overview

8 or 16 Gbit, 2112 byte page, 3 V supply, multilevel, multiplane, NAND Flash memory

NAND08GW3C2BZL6F Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerNumonyx ( Micron )
Parts packaging codeLGA
package instructionVBGA, LGA52(UNSPEC)
Contacts52
Reach Compliance Codeunknow
ECCN code3A991.B.1.A
Maximum access time25 ns
command user interfaceYES
Data pollingNO
JESD-30 codeR-PBGA-B52
length17 mm
memory density8589934592 bi
Memory IC TypeFLASH
memory width8
Number of functions1
Number of departments/size2K
Number of terminals52
word count1073741824 words
character code1000000000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize1GX8
Package body materialPLASTIC/EPOXY
encapsulated codeVBGA
Encapsulate equivalent codeLGA52(UNSPEC)
Package shapeRECTANGULAR
Package formGRID ARRAY, VERY THIN PROFILE
page size2K words
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3/3.3 V
Programming voltage3 V
Certification statusNot Qualified
ready/busyYES
Maximum seat height0.65 mm
Department size256K
Maximum standby current0.00005 A
Maximum slew rate0.03 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)2.7 V
Nominal supply voltage (Vsup)3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
switch bitNO
typeMLC NAND TYPE
width12 mm
NAND08GW3C2B
NAND16GW3C4B
8 or 16 Gbit, 2112 byte page,
3 V supply, multilevel, multiplane, NAND Flash memory
Target Specification
Features
High density multilevel cell (MLC) Flash
memory
– Up to 16 Gbit memory array
– Up to 512 Mbit spare area
– Cost-effective solutions for mass storage
applications
NAND interface
– x8 bus width
– Multiplexed address/data
Supply voltage: V
DD
= 2.7 to 3.6 V
Page size: (2048 + 64 spare) bytes
Block size: (256K + 8K spare) bytes
Multiplane architecture
– Array split into two independent planes
– Program/erase operations can be
performed on both planes at the same time
Memory cell array:
(2 K + 64 ) bytes x 128 pages x 4096 blocks
Page read/program
– Random access: 60 µs (max)
– Sequential access: 25 ns (min)
– Page program operation time: 800 µs (typ)
Multipage program time (2 pages): 800 µs (typ)
Copy-back program
– Fast page copy
Fast block erase
– Block erase time: 2.5 ms (typ)
Multiblock erase time (2 blocks): 2.5 ms (typ)
Status register
Electronic signature
TSOP48 12 x 20 mm (N)
LGA52 12 x 17 mm (N)
Serial number option
Chip enable ‘don’t care’
Data protection
– Hardware program/erase locked during
power transitions
Development tools
– Error correction code models
– Bad block management and wear leveling
algorithm
– HW simulation models
Data integrity
– 10,000 program/erase cycles (with ECC)
– 10 years data retention
ECOPACK
®
packages available
March 2008
Rev 2
1/60
www.numonyx.com
1
This is preliminary information on a new product foreseen to be developed. Details are subject to change without notice.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 605  890  2400  2221  1272  13  18  49  45  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号