Multiple Output Timing-Safe™ Peak EMI reduction IC
General Features
•
•
•
•
•
•
•
•
•
•
the REF pin. The PLL feedback is on-chip and is obtained
from the CLKOUT pad.
The PCS5P23Z09D has two banks of four outputs each,
which can be controlled by the Select inputs as shown in
the Select Input Decoding Table. The select input also
allows the input clock to be directly applied to the outputs
for chip and system testing purposes.
Multiple PCS5P23Z05D/09D devices can accept the same
input clock and distribute it. In this case the skew between
the outputs of the two devices is guaranteed to be less than
700pS.
All outputs have less than 200pS of cycle-to-cycle jitter.
The input and output propagation delay is guaranteed to be
less than ±350pS, and the output to output skew is
guaranteed to be less than 250pS.
Refer
“
Spread Spectrum Control and Input-Output Skew
Table”
for
deviations
and
Input-Output
skew
for
PCS5P23Z05D and PCS5P23Z09D devices.
The PCS5P23Z05D/09D is available in two different
packages, as shown in the ordering information table.
Input frequency range: 100MHz to 150MHz
Clock distribution with Timing-Safe™ Peak EMI
Reduction
Zero input - output propagation delay
Multiple low-skew outputs
Output-output skew less than 250pS
Device-device skew less than 700pS
One input drives 9 outputs, grouped as
4 + 4 + 1(PCS5P23Z09D)
One input drives 5 outputs (PCS5P23Z05D)
Less than 200 pS cycle-to-cycle jitter is compatible
with Pentium based systems
Available in 16pin 150-mil SOIC, 4.4 mm TSSOP
(PCS5P23Z09D), and in 8pin 150-mil SOIC,
4.4mm TSSOP package (PCS5P23Z05D)
®
•
•
•
3.3V operation
Advanced CMOS technology
The First True Drop-in Solution
Functional Description
PCS5P23Z05D/09D is a versatile, 3.3V zero-delay buffer
designed to distribute high-speed Timing-Safe™ clocks
with Peak EMI reduction. PCS5P23Z09D accepts one
reference input and drives out nine low-skew clocks. It is
available in a 16-pin package. The PCS5P23Z05D is the
eight-pin version of the PCS5P23Z09D. It accepts one
reference input and drives out five low-skew clocks.
All parts have on-chip PLLs that lock to an input clock on
Block Diagram
PLL
REF
PLL
CLKOUT
CLK1
CLKA3
CLK2
CLK3
CLKA4
S2
CLK4
S1
Select Input
Decoding
CLKB1
CLKB2
CLKB3
REF
MUX
CLKOUT
CLKA1
CLKA2
PCS5P23Z05D
PCS5P23Z09D
CLKB4
PulseCore Semiconductor Corporation
1715 S. Bascom Ave Suite 200, Campbell, CA 95008
•
Tel: 408-879-9077
•
Fax: 408-879-9018
www.pulsecoresemi.com
Notice: The information in this document is subject to change without notice.
May 2007
rev 0.2
Select Input Decoding for PCS5P23Z09D
S2
0
0
1
1
PCS5P23Z05D
PCS5P23Z09D
S1
0
1
0
1
Clock A1 - A4
Three-state
Driven
Driven
Driven
Clock B1 - B4
Three-state
Three-state
Driven
Driven
CLKOUT
1
Driven
Driven
Driven
Driven
Output Source
PLL
PLL
Reference
PLL
PLL
Shut-Down
N
N
Y
N
Notes:1. This output is driven and has an internal feedback for the PLL. The load on this output can be adjusted to change the skew between the reference and
the output.
Zero Delay and Skew Control
All outputs should be uniformly loaded to achieve Zero
Delay between input and output. Since the CLKOUT pin is
the internal feedback to the PLL, its relative loading can
adjust the input-output delay.
For applications requiring zero input-output delay, all
outputs, including CLKOUT, must be equally loaded. Even
if CLKOUT is not used, it must have a capacitive load equal
to that on other outputs, for obtaining zero-input-output
delay.
Multiple Output Timing-Safe™ Peak EMI reduction IC
Notice: The information in this document is subject to change without notice.
2 of 14
May 2007
rev 0.2
Spread Spectrum Frequency Generation
The clocks in digital systems are typically square waves
with a 50% duty cycle and as frequencies increase the
edge rates also get faster. Analysis shows that a square
wave is composed of fundamental frequency and
harmonics. The fundamental frequency and harmonics
generate the energy peaks that become the source of
EMI. Regulatory agencies test electronic equipment by
measuring the amount of peak energy radiated from the
equipment. In fact, the peak level allowed decreases as
the frequency increases. The standard methods of
PCS5P23Z05D
PCS5P23Z09D
reducing EMI are to use shielding, filtering, multi-layer
PCBs etc. These methods are expensive. Spread
spectrum clocking reduces the peak energy by reducing
the Q factor of the clock. This is done by slowly
modulating the clock frequency. The PCS5P23Z05D/09D
uses the center modulation spread spectrum technique in
which the modulated output frequency varies above and
below
the
reference
frequency
with
a
specified
modulation rate. With center modulation, the average
frequency is same as the unmodulated frequency and
there is no performance degradation
Timing-Safe™ technology
Timing-Safe™ technology is the ability to modulate a
clock source with Spread Spectrum technology and
maintain synchronization with any associated data path.
Pin Configuration
REF
CLK1
CLK2
GND
1
2
8
7
CLKOUT
CLK4
V
DD
CLK3
PCS5P23Z05D
3
4
6
5
REF
1
CLKA1
CLKA2
V
DD
GND
2
3
4
5
16
CLKOUT
15
CLKA4
14
CLKA3
PCS5P23Z09D
13
V
DD
12
GND
11
CLKB4
10
CLKB3
9
CLKB1
6
CLKB2
7
S2
8
S1
Multiple Output Timing-Safe™ Peak EMI Reduction IC
Notice: The information in this document is subject to change without notice.
3 of 14
May 2007
rev0.2
Pin Description for PCS5P23Z05D
Pin #
1
2
3
4
5
6
7
8
PCS5P23Z05D
PCS5P23Z09D
Pin Name
REF
CLK1
GND
CLK3
1
V
DD
CLK4
1
CLKOUT
1,2
1
Description
Input reference frequency, 5V-tolerant input
Buffered clock output
Buffered clock output
Ground
Buffered clock output
3.3V supply
Buffered clock output
Buffered clock output, internal feedback on this pin
CLK2
1
Notes: 1. Weak pull-down on these outputs.
2. This output is driven and has an internal feedback for the PLL.
3. Buffered clock outputs are Timing-Safe™
Pin Description for PCS5P23Z09D
Pin #
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
Pin Name
REF
CLKA1
1
CLKA2
1
V
DD
GND
CLKB1
1
CLKB2
1
S2
2
S1
2
CLKB3
1
CLKB4
1
GND
V
DD
CLKA3
1
CLKA4
1
CLKOUT
1,3
Buffered clock output, bank A
Buffered clock output, bank A
3.3V supply
Ground
Buffered clock output, bank B
Buffered clock output, bank B
Select input, bit 2
Select input, bit 1
Buffered clock output, bank B
Buffered clock output, bank B
Ground
3.3V supply
Buffered clock output, bank A
Buffered clock output, bank A
Description
Input reference frequency, 5V tolerant input
Buffered output, internal feedback on this pin
Notes: 1. Weak pull-down on these outputs.
2. Weak pull-up on these inputs.
3. This output is driven and has an internal feedback for the PLL.
4. Buffered clock outputs are Timing-Safe™
Multiple Output Timing-Safe™ Peak EMI reduction IC
Notice: The information in this document is subject to change without notice.
4 of 14
May 2007
rev0.2
Spread Spectrum Control and Input-Output Skew Table
(Note: The values given in the table are for an input frequency of 140MHz)
PCS5P23Z05D
PCS5P23Z09D
Device
PCS5P23Z05D
PCS5P23Z09D
Deviation
±0.125 %
±0.125 %
Input-Output Skew(±T
SKEW
)
0.075
0.075
Note: T
SKEW
is measured in units of the Clock Period
Absolute Maximum Ratings
Parameter
Supply Voltage to Ground Potential
DC Input Voltage (Except REF)
DC Input Voltage (REF)
Storage Temperature
Max. Soldering Temperature (10 sec)
Junction Temperature
Static Discharge Voltage
(As per JEDEC STD22- A114-B)
Min
-0.5
-0.5
-0.5
-65
Max
7
V
DD
+ 0.5
7
+150
260
150
2
Unit
V
V
V
°C
°C
°C
KV
Note: These are stress ratings only and functional usage is not implied. Exposure to absolute maximum ratings for prolonged periods can
affect device reliability.
Operating Conditions for PCS5P23Z05D and PCS5P23Z09D
Parameter
V
DD
T
A
C
L
C
IN
Supply Voltage
Operating Temperature (Ambient Temperature)
Load Capacitance
Input Capacitance
Description
Min
3.0
0
Max
3.6
70
10
7
Unit
V
°C
pF
pF
Multiple Output Timing-Safe™ Peak EMI reduction IC
Notice: The information in this document is subject to change without notice.
Hello friends, the problem I encountered is: I use ADO to access SQL CE database in WinCE5.0. There is no problem in connecting to the database, reading and writing the database. My program is to writ...
describe
Measure water flow in large pipes using the Ultrasonic Flow Transmitter Reference Design with the help of an ultrasonic sensing evaluation module.
Reference Design
Ultrasonic Flow Transmitter...
I see the connection method of STM32F415 in the picture, which seems to be quite complicated. Is it necessary to remove the jumper when using the VCAP function, and add a jumper to ground when not in ...
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 19:59[/i] Switching power supply that can improve the transmission efficiency of W-CDMA mobile phones...
Recently, the first Digital China Summit was held in Fuzhou, attracting many domestic ICT industry giants to participate in the exhibition. The long queues outside the venue, the noisy and exciting...[Details]
When talking about Chinese chips, Ni Guangnan is indispensable. Let’s learn more about the relevant content with the embedded editor.
Since he co-founded Lenovo in 1985, Ni Guangnan has been s...[Details]
Profit growth of 85% in 2017, target revenue of 12.5 billion yuan in 2018: The company released its 2017 annual report, achieving revenue of 8.886 billion yuan, a year-on-year increase of 48.01%; prof...[Details]
For STM32, there are two ways to reset the software: 1) Use the official software library The system reset function is directly provided in the stm32f10x_nvic.c file of the official software li...[Details]
1. Photovoltaic inverter installation process
1. Preparation before installation
Are the product accessories, installation tools and parts complete? Is the installation environmen...[Details]
Autonomous driving
and
5G
are the two hot topics that global companies and media are paying the most attention to, and the combination of the two is the focus of everyone's attention....[Details]
From the functional classification, it can be divided into: 1. Active control ADAS: ACC/AEB/LKS, etc. 2. Warning ADAS: FCW/LDW/PCW, etc. 3. Other auxiliary ADAS: BSD/ADB/panora...[Details]
Using the WWDG of STM32F030, it is found that the MCU will not be reset under STOP, just like the sleep mode of STM8S. Paste the watchdog code: /******************************************************...[Details]
I encountered a problem when debugging the STM32 system clock setting: TIM2 timing 1Ms, TIM2 interrupt service function time++, LED state changes when time=100. After the program runs, I found that t...[Details]
In the 80C51 single-chip microcomputer, the clock frequency is known to be 6MHz. Please program P1.0 and P1.1 to output square waves with periods of 2s and 0.5s respectively. Please give the answer a...[Details]
Microcontroller programming: Find the maximum number and store it in the BIG unit. Assume that the internal RAM stores a group of unsigned numbers starting from the LIST unit, with the number of data...[Details]
//Environment: winavr+avr studio char temp=0; ISR(TIMER1_COMPA_vect )//interrupt function { // user code here temp++; if (temp==10) temp=0; PORTA=temp; DDRA=0xff; } void ...[Details]
//Note: The GCC-AVR version used in this article is WinAVR20100110 Interrupts are not part of the C language, and the implementation of interrupts is implemented by the compiler. Therefore, the writ...[Details]
While imaging industry experts know that Apple has designed a complex 3D camera for its iPhone X, called "TrueDepth," most of the details of the 3D system inside the module, including chips, componen...[Details]
First of all, let's talk about the 19264 screen The 1926 screen is composed of 3 64*64, 64 rows and 192 columns, of which 192 columns are 64+64+64 = 192 They have CS1 CS2 CS3 controls respectively ...[Details]