EEWORLDEEWORLDEEWORLD

Part Number

Search

854S202AYILF

Description
TQFP-48, Tray
Categorylogic    logic   
File Size902KB,18 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance  
Download Datasheet Parametric Compare View All

854S202AYILF Online Shopping

Suppliers Part Number Price MOQ In stock  
854S202AYILF - - View Buy Now

854S202AYILF Overview

TQFP-48, Tray

854S202AYILF Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeTQFP
package instructionLFQFP,
Contacts48
Manufacturer packaging codePRG48
Reach Compliance Codecompliant
ECCN codeEAR99
series854S
Input adjustmentDIFFERENTIAL
JESD-30 codeS-PQFP-G48
JESD-609 codee3
length7 mm
Logic integrated circuit typeLOW SKEW CLOCK DRIVER
Humidity sensitivity level3
Number of functions1
Number of inverted outputs
Number of terminals48
Actual output times12
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn) - annealed
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width7 mm
Base Number Matches1
12:2, Differential-to-LVDS Multiplexer
ICS854S202I
DATASHEET
General Description
The ICS854S202I is a 12:2 Differential-to-LVDS Clock Multiplexer
which can operate up to 3GHz. The ICS854S202I has twelve select-
able differential clock inputs, any of which can be independently rout-
ed to either of the two LVDS outputs. The CLKx, nCLKx input pairs
can accept LVPECL, LVDS, CML levels. The fully differential architec-
ture and low propagation delay make it ideal for use in clock distribu-
tion circuits.
Features
• Two differential 3.3V LVDS clock outputs
• Twelve selectable differential clock inputs
• CLKx, nCLKx pairs can accept the following differential input levels:
LVPECL, LVDS, CML
• Maximum output frequency: 3GHz
• Propagation delay: 1.1ns (maximum)
• Input skew: 100ps (maximum)
• Output skew: 50ps (maximum)
• Part-to-part skew: 250ps (maximum)
• Additive phase jitter, RMS (12kHz – 20MHz): 0.16ps (typical)
• Full 3.3V operating supply mode
• -40°C to 85°C ambient operating temperature
Block Diagram
SELA_[3:0]
Pulldown
CLK0
Pulldown
nCLK0
Pullup/Pulldown
CLK1
Pulldown
nCLK1
Pullup/Pulldown
CLK2
Pulldown
nCLK2
Pullup/Pulldown
CLK3
Pulldown
nCLK3
Pullup/Pulldown
CLK4
Pulldown
Pullup/Pulldown
QA
nQA
Pullup
4
Pin Assignment
nCLK1
CLK1
GND
nCLK0
CLK0
V
DD
OEB
CLK11
nCLK11
GND
CLK10
nCLK10
CLK2
nCLK2
SELA_0
SELA_1
V
DD
QA
nQA
GND
SELA_2
SELA_3
CLK3
nCLK3
48 47 46 45 44 43 42 41 40
39 38 37
1
36
2
35
3
34
4
33
48-Pin LQFP
5
32
6
7mm x 7mm x 1.4mm
31
7
30
package
body
8
29
Y Package
9
28
Top View
10
27
11
26
12
25
13 14 15 16 17 18 19 20 21 22 23 24
ICS854S202I
OEA
nCLK4
CLK5
Pulldown
Pullup/Pulldown
nCLK5
CLK6
Pulldown
nCLK6
Pullup/Pulldown
CLK7
Pulldown
nCLK7
Pullup/Pulldown
CLK8
Pulldown
nCLK8
Pullup/Pulldown
CLK9
Pulldown
Pullup/Pulldown
nCLK9
CLK10
Pulldown
nCLK10
Pullup/Pulldown
CLK11
Pulldown
nCLK11
Pullup/Pulldown
SELB_[3:0]
Pulldown
4
Pullup
CLK9
nCLK9
SELB_0
SELB_1
V
DD
QB
nQB
GND
SELB_2
SELB_3
CLK8
nCLK8
QB
nQB
OEB
ICS854S202AYI REVISION A JANUARY 21, 2013
1
nCLK4
CLK4
GND
nCLK5
CLK5
V
DD
OEA
CLK6
nCLK6
GND
CLK7
nCLK7
©2013 Integrated Device Technology, Inc.

854S202AYILF Related Products

854S202AYILF 854S202AYILFT
Description TQFP-48, Tray TQFP-48, Reel
Brand Name Integrated Device Technology Integrated Device Technology
Is it lead-free? Lead free Lead free
Is it Rohs certified? conform to conform to
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code TQFP TQFP
package instruction LFQFP, LFQFP,
Contacts 48 48
Manufacturer packaging code PRG48 PRG48
Reach Compliance Code compliant compliant
ECCN code EAR99 EAR99
series 854S 854S
Input adjustment DIFFERENTIAL DIFFERENTIAL
JESD-30 code S-PQFP-G48 S-PQFP-G48
JESD-609 code e3 e3
length 7 mm 7 mm
Logic integrated circuit type LOW SKEW CLOCK DRIVER LOW SKEW CLOCK DRIVER
Humidity sensitivity level 3 3
Number of functions 1 1
Number of terminals 48 48
Actual output times 12 12
Maximum operating temperature 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LFQFP LFQFP
Package shape SQUARE SQUARE
Package form FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius) 260 260
Certification status Not Qualified Not Qualified
Maximum seat height 1.6 mm 1.6 mm
Maximum supply voltage (Vsup) 3.465 V 3.465 V
Minimum supply voltage (Vsup) 3.135 V 3.135 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V
surface mount YES YES
Temperature level INDUSTRIAL INDUSTRIAL
Terminal surface Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed
Terminal form GULL WING GULL WING
Terminal pitch 0.5 mm 0.5 mm
Terminal location QUAD QUAD
Maximum time at peak reflow temperature NOT SPECIFIED 30
width 7 mm 7 mm
Base Number Matches 1 1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 260  2052  1011  901  1826  6  42  21  19  37 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号