EEWORLDEEWORLDEEWORLD

Part Number

Search

5T93GL06NLI8

Description
Low Skew Clock Driver, PQCC28
Categorylogic    logic   
File Size201KB,18 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

5T93GL06NLI8 Overview

Low Skew Clock Driver, PQCC28

5T93GL06NLI8 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Reach Compliance Codenot_compliant
JESD-30 codeS-PQCC-N28
JESD-609 codee0
Logic integrated circuit typeLOW SKEW CLOCK DRIVER
Humidity sensitivity level1
Number of terminals28
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeQCCN
Encapsulate equivalent codeLCC28,.24SQ,25
Package shapeSQUARE
Package formCHIP CARRIER
Peak Reflow Temperature (Celsius)225
power supply2.5 V
Prop。Delay @ Nom-Sup2 ns
Certification statusNot Qualified
Nominal supply voltage (Vsup)2.5 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formNO LEAD
Terminal pitch0.635 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
Base Number Matches1
2.5V LVDS, 1:6 Glitchless Clock Buffer
TERABUFFER™ II
5T93GL06
PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES SEPTEMBER 7, 2016
DATA SHEET
General Description
The 5T93GL06 2.5V differential clock buffer is a user- selectable
differential input to six LVDS outputs. The fanout from a differential
input to six LVDS outputs reduces loading on the preceding driver
and provides an efficient clock distribution network. The 5T93GL06
can act as a translator from a differential HSTL, eHSTL, LVEPECL
(2.5V), LVPECL (3.3V), CML, or LVDS input to LVDS outputs. A
single-ended 3.3V / 2.5V LVTTL input can also be used to translate
to LVDS outputs. The redundant input capability allows for a
glitchless change-over from a primary clock source to a secondary
clock source up to 650MHz. Selectable inputs are controlled by SEL.
During the switchover, the output will disable low for up to three clock
cycles of the previously-selected input clock. The outputs will remain
low for up to three clock cycles of the newly-selected clock, after
which the outputs will start from the newly-selected input. A FSEL
pin has been implemented to control the switchover in cases where
a clock source is absent or is driven to DC levels below the minimum
specifications.
The 5T93GL06 outputs can be asynchronously enabled/ disabled.
When disabled, the outputs will drive to the value selected by the GL
pin. Multiple power and grounds reduce noise.
Features
Guaranteed low skew: <40ps (maximum)
Very low duty cycle distortion: <100ps (maximum)
High speed propagation delay: <2ns (maximum)
Up to 800MHz operation
Glitchless input clock switching up to 650MHz
Selectable inputs
Hot insertable and over-voltage tolerant inputs
3.3V/2.5V LVTTL, HSTL, eHSTL, LVEPECL (2.5V), LVPECL
(3.3V), CML or LVDS input interface
Selectable differential inputs to six LVDS outputs
Power-down mode
At power-up, FSEL should be LOW
2.5V V
DD
-40°C to 85°C ambient operating temperature
Available in VFQFN package
Recommends IDT5T9306 if glitchless input selection is not
required
Not Recommended for New Designs
For functional replacement use 8SLVD1208
Applications
Clock distribution
Pin Assignment
V
DD
28 27 26 25 24 23 22
G
V
DD
Q1
Q1
V
DD
A1
A1
1
2
3
4
5
6
7
8
GL
FSEL
SEL
Q6
Q6
Q5
Q5
21
20
19
PD
V
DD
Q4
Q4
V
DD
A2
A2
GND
18
17
16
15
9
V
DD
10 11 12 13 14
Q3
V
DD
Q2
Q2
Q3
28-Lead VFQFN
4.8mm x 4.8mm x 0.925mm package body
K Package
Top View
5T93GL06 REVISION C 3/16/15
1
©2015 Integrated Device Technology, Inc.

5T93GL06NLI8 Related Products

5T93GL06NLI8 5T93GL06NLI
Description Low Skew Clock Driver, PQCC28 Low Skew Clock Driver, 5T Series, 6 True Output(s), 0 Inverted Output(s), PQCC28, PLASTIC, VFQFPN-28
Is it lead-free? Contains lead Contains lead
Is it Rohs certified? incompatible incompatible
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Reach Compliance Code not_compliant not_compliant
JESD-30 code S-PQCC-N28 S-PQCC-N28
JESD-609 code e0 e0
Logic integrated circuit type LOW SKEW CLOCK DRIVER LOW SKEW CLOCK DRIVER
Humidity sensitivity level 1 1
Number of terminals 28 28
Maximum operating temperature 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code QCCN HQCCN
Encapsulate equivalent code LCC28,.24SQ,25 LCC28,.24SQ,25
Package shape SQUARE SQUARE
Package form CHIP CARRIER CHIP CARRIER, HEAT SINK/SLUG
Peak Reflow Temperature (Celsius) 225 240
power supply 2.5 V 2.5 V
Prop。Delay @ Nom-Sup 2 ns 2 ns
Certification status Not Qualified Not Qualified
Nominal supply voltage (Vsup) 2.5 V 2.5 V
surface mount YES YES
Temperature level INDUSTRIAL INDUSTRIAL
Terminal surface Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
Terminal form NO LEAD NO LEAD
Terminal pitch 0.635 mm 0.635 mm
Terminal location QUAD QUAD
Maximum time at peak reflow temperature 30 20
Base Number Matches 1 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2804  657  1809  171  1305  57  14  37  4  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号