EEWORLDEEWORLDEEWORLD

Part Number

Search

AS5SP128K36DQ-30IT

Description
Cache SRAM, 128KX36, 3ns, CMOS, PQFP100, 14 X 20 MM, MS-026-D/BHA, TQFP-100
Categorystorage    storage   
File Size279KB,10 Pages
ManufacturerMicross
Websitehttps://www.micross.com
Environmental Compliance  
Download Datasheet Parametric Compare View All

AS5SP128K36DQ-30IT Overview

Cache SRAM, 128KX36, 3ns, CMOS, PQFP100, 14 X 20 MM, MS-026-D/BHA, TQFP-100

AS5SP128K36DQ-30IT Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
MakerMicross
Parts packaging codeQFP
package instructionLQFP,
Contacts100
Reach Compliance Codecompliant
ECCN code3A991.B.2.A
Maximum access time3 ns
Other featuresPIPELINED ARCHITECTURE
JESD-30 codeR-PQFP-G100
JESD-609 codee3
length20 mm
memory density4718592 bit
Memory IC TypeCACHE SRAM
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals100
word count131072 words
character code128000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize128KX36
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)3.63 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMATTE TIN
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
COTS PEM
Austin Semiconductor, Inc.
AS5SP128K36DQ
SSRAM
4.5Mb, 128K x 36, Synchronous SRAM
Pipeline Burst, Single Cycle Deselect
DQPc
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
98
97
96
95
92
91
89
87
84
99
94
93
90
88
86
85
83
100
82
81
A
A
CE1\
CE2
BWd\
BWc\
BWb\
BWa\
CE3\
VDD
VSS
CLK
GW\
BWE\
OE\
ADSC\
ADSP\
ADV\
A
A
Plastic Encapsulated Microcircuit
80
79
78
77
76
75
74
73
72
71
70
69
68
67
Features
Synchronous Operation in relation to the input Clock
2 Stage Registers resulting in Pipeline operation
On chip address counter (base +3) for Burst operations
Self-Timed Write Cycles
On-Chip Address and Control Registers
Byte Write support
Global Write support
On-Chip low power mode [powerdown] via ZZ pin
Interleaved or Linear Burst support via Mode pin
Three Chip Enables for ease of depth expansion without Data
Contention.
Two Cycle load, Single Cycle Deselect
Asynchronous Output Enable (OE\)
Three Pin Burst Control (ADSP\, ADSC\, ADV\)
3.3V Core Power Supply
3.3V/2.5V IO Power Supply
JEDEC Standard 100 pin TQFP Package, MS026-D/BHA
Available in
Industrial, Enhanced,
and
Mil-Temperature
Operating Ranges
DQc
DQc
VDDQ
VSSQ
DQc
DQc
DQc
DQc
VSSQ
VDDQ
DQc
DQc
NC
VDD
NC
VSS
DQd
DQd
VDDQ
VSSQ
DQd
DQd
DQd
DQd
VSSQ
VDDQ
DQd
DQd
DQPd
DQPb
DQb
DQb
VDDQ
VSSQ
DQb
DQb
DQb
DQb
VSSQ
VDDQ
DQb
DQb
VSS
NC
VDD
ZZ
DQa
DQa
VDDQ
VSSQ
DQa
DQa
DQa
DQa
VSSQ
VDDQ
DQa
DQa
DQPa
SSRAM [SPB]
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
Fast Access Times
Parameter
Cycle Time
Clock Access Time
Output Enable Access Time
Symbol
tCYC
tCD
tOE
200Mhz
5.0
3.0
3.0
166Mhz
6.0
3.5
3.5
133Mhz
7.5
4.0
4.0
Units
ns
ns
ns
Block Diagram
General Description
ASI’s AS5SP128K36DQ is a 4.5Mb High Performance
Synchronous Pipeline Burst SRAM, available in multiple
temperature screening levels, fabricated using High Performance
CMOS technology and is organized as a 128K x 36. It integrates
address and control registers, a two (2) bit burst address counter
supporting four (4) double-word transfers. Writes are internally
self-timed and synchronous to the rising edge of clock.
Output
Register
Output
Driver
OE\
ZZ
CLK
CE1\
CE2
CE3\
BWE\
BWx\
GW\
ADV
ADSC\
ADSP\
MODE
A0-Ax
BURST CNTL.
Address
Registers
Row
Decode
Column
Decode
CONTROL
BLOCK
I/O Gating and Control
Memory Array
x36
SBP
Synchronous Pipeline
Burst
Two (2) cycle load
One (1) cycle
de-select
One (1) cycle latency
on Mode change
DQx, DQPx
Input
Register
ASI’s AS5SP128K36DQ includes advanced control options
including Global Write, Byte Write as well as an Asynchronous
Output enable. Burst Cycle controls are handled by three (3)
input pins, ADV, ADSP\ and ADSC\. Burst operation can be
initiated with either the Address Status Processor (ADSP\) or
Address Status Cache controller (ADSC\) inputs. Subsequent
burst addresses are generated internally in the system’s burst
sequence control block and are controlled by Address Advance
(ADV) control input.
AS5SP128K36DQ
Revision 1.0 03/22/04
Austin Semiconductor, Inc. reserves the right to change products or modify product specifications with appropriate notification
For Additional Products and Information visit out Web site at
www.austinsemiconductor.com
1
MODE
A
A
A
A
A1
A0
NC*
NC*
VSS
VDD
NC*
NC*
A
A
A
A
A
A
A
50

AS5SP128K36DQ-30IT Related Products

AS5SP128K36DQ-30IT AS5SP128K36DQ-40XT AS5SP128K36DQ-40IT AS5SP128K36DQ-35XT AS5SP128K36DQ-30ET AS5SP128K36DQ-40ET AS5SP128K36DQ-35ET AS5SP128K36DQ-35IT
Description Cache SRAM, 128KX36, 3ns, CMOS, PQFP100, 14 X 20 MM, MS-026-D/BHA, TQFP-100 Cache SRAM, 128KX36, 4ns, CMOS, PQFP100, 14 X 20 MM, MS-026-D/BHA, TQFP-100 Cache SRAM, 128KX36, 4ns, CMOS, PQFP100, 14 X 20 MM, MS-026-D/BHA, TQFP-100 Cache SRAM, 128KX36, 3.5ns, CMOS, PQFP100, 14 X 20 MM, MS-026-D/BHA, TQFP-100 Cache SRAM, 128KX36, 3ns, CMOS, PQFP100, 14 X 20 MM, MS-026-D/BHA, TQFP-100 Cache SRAM, 128KX36, 4ns, CMOS, PQFP100, 14 X 20 MM, MS-026-D/BHA, TQFP-100 Cache SRAM, 128KX36, 3.5ns, CMOS, PQFP100, 14 X 20 MM, MS-026-D/BHA, TQFP-100 Cache SRAM, 128KX36, 3.5ns, CMOS, PQFP100, 14 X 20 MM, MS-026-D/BHA, TQFP-100
Is it lead-free? Lead free Lead free Lead free Lead free Lead free Lead free Lead free Lead free
Parts packaging code QFP QFP QFP QFP QFP QFP QFP QFP
package instruction LQFP, LQFP, LQFP, LQFP, LQFP, 14 X 20 MM, MS-026-D/BHA, TQFP-100 LQFP, 14 X 20 MM, MS-026-D/BHA, TQFP-100
Contacts 100 100 100 100 100 100 100 100
Reach Compliance Code compliant compliant compliant compliant compliant compliant compliant compliant
ECCN code 3A991.B.2.A 3A001.A.2.C 3A991.B.2.A 3A001.A.2.C 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A
Maximum access time 3 ns 4 ns 4 ns 3.5 ns 3 ns 4 ns 3.5 ns 3.5 ns
Other features PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE
JESD-30 code R-PQFP-G100 R-PQFP-G100 R-PQFP-G100 R-PQFP-G100 R-PQFP-G100 R-PQFP-G100 R-PQFP-G100 R-PQFP-G100
JESD-609 code e3 e3 e3 e3 e3 e3 e3 e3
length 20 mm 20 mm 20 mm 20 mm 20 mm 20 mm 20 mm 20 mm
memory density 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit
Memory IC Type CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM
memory width 36 36 36 36 36 36 36 36
Humidity sensitivity level 3 3 3 3 3 3 3 3
Number of functions 1 1 1 1 1 1 1 1
Number of terminals 100 100 100 100 100 100 100 100
word count 131072 words 131072 words 131072 words 131072 words 131072 words 131072 words 131072 words 131072 words
character code 128000 128000 128000 128000 128000 128000 128000 128000
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 85 °C 125 °C 85 °C 125 °C 105 °C 105 °C 105 °C 85 °C
Minimum operating temperature -40 °C -55 °C -40 °C -55 °C -40 °C -40 °C -40 °C -40 °C
organize 128KX36 128KX36 128KX36 128KX36 128KX36 128KX36 128KX36 128KX36
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LQFP LQFP LQFP LQFP LQFP LQFP LQFP LQFP
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
Peak Reflow Temperature (Celsius) 260 260 260 260 260 260 260 260
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm
Maximum supply voltage (Vsup) 3.63 V 3.63 V 3.63 V 3.63 V 3.63 V 3.63 V 3.63 V 3.63 V
Minimum supply voltage (Vsup) 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
Temperature level INDUSTRIAL MILITARY INDUSTRIAL MILITARY INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
Terminal surface MATTE TIN MATTE TIN MATTE TIN MATTE TIN MATTE TIN MATTE TIN MATTE TIN MATTE TIN
Terminal form GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING
Terminal pitch 0.65 mm 0.65 mm 0.65 mm 0.65 mm 0.65 mm 0.65 mm 0.65 mm 0.65 mm
Terminal location QUAD QUAD QUAD QUAD QUAD QUAD QUAD QUAD
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
width 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm
Maker Micross Micross - - Micross Micross Micross Micross

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2148  2560  2847  974  1046  44  52  58  20  22 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号