EEWORLDEEWORLDEEWORLD

Part Number

Search

531RC186M000DG

Description
LVPECL Output Clock Oscillator, 186MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531RC186M000DG Overview

LVPECL Output Clock Oscillator, 186MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531RC186M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency186 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Why is the simulation result of this active filter like this?
Circuit diagram. The input is a 3.3v square wave with a duty cycle of 50%.The waveform is different from what I expected. It should be DC, but it turned into this kind of collapsed waveform....
大块头 Analog electronics
Freescale Kinetis product development resource link collection
Many of you may be using Freescale's Kinetis series products (Cortex-M4/M0+ cores) for the first time. It may be difficult to download IDE, manuals and other resources from our official website. The F...
qinkaiabc NXP MCU
〓DSP resource compilation post〓 has been updated to June 3, 2008
Updated June 3 TMS320F2812 development board (SCH+PCB diagram)◆Excellent Article◆ Getting Started: For DSP beginners: easy to get started, fast to master The difference between DSP and ordinary MCU 57...
xinzai DSP and ARM Processors
Digital Acquisition and Detection of Radar Video Signal Based on DSP
Digital Acquisition and Detection of Radar Video Signal Based on DSP 2006-05-22 11:33 Source: Single Chip Microcomputer and Embedded System Application Author: Sun HaishanintroductionFaster response s...
fighting MCU
Using I2C bus to read and write AT24C512 FPGA original code
According to the experience of studying AT24C512 DATASHEET above, the following original code is designed to read and write AT24C512 using FPGA. In this code, the design purpose is to operate AT24C512...
eeleader FPGA/CPLD
Requesting the original list of the 2011 National Free Pose Questions
I would like to ask which type of motor is more suitable for the free swing problem in the 2011 National Electronic Design Competition?...
90后从从 Electronics Design Contest

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1234  2036  1426  948  1251  25  41  29  20  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号