EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72235LB15PFGI8

Description
FIFO, 2KX18, 10ns, Synchronous, CMOS, PQFP64, PLASTIC, TQFP-64
Categorystorage    storage   
File Size324KB,16 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance  
Download Datasheet Parametric Compare View All

IDT72235LB15PFGI8 Overview

FIFO, 2KX18, 10ns, Synchronous, CMOS, PQFP64, PLASTIC, TQFP-64

IDT72235LB15PFGI8 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeQFP
package instructionLQFP,
Contacts64
Reach Compliance Codecompliant
ECCN codeEAR99
Maximum access time10 ns
period time15 ns
JESD-30 codeS-PQFP-G64
JESD-609 codee3
length14 mm
memory density36864 bit
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals64
word count2048 words
character code2000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize2KX18
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn) - annealed
Terminal formGULL WING
Terminal pitch0.8 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width14 mm
CMOS SyncFIFO
TM
256 x 18, 512 x 18, 1,024 x 18,
2,048 x 18, and 4,096 x 18
IDT72205LB, IDT72215LB,
IDT72225LB, IDT72235LB,
IDT72245LB
FEATURES:
256 x 18-bit organization array (IDT72205LB)
512 x 18-bit organization array (IDT72215LB)
1,024 x 18-bit organization array (IDT72225LB)
2,048 x 18-bit organization array (IDT72235LB)
4,096 x 18-bit organization array (IDT72245LB)
10 ns read/write cycle time
Empy and Full flags signal FIFO status
Easy expandable in depth and width
Asynchronous or coincident read and write clocks
Programmable Almost-Empty and Almost-Full flags with
default settings
Half-Full flag capability
Dual-Port zero fall-through time architecture
Output enable puts output data bus in high-impedence state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP)
and plastic leaded chip carrier (PLCC)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
write controls. These FIFOs are applicable for a wide variety of data buffering
needs, such as optical disk controllers, Local Area Networks (LANs), and
interprocessor communication.
These FIFOs have 18-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and an input enable pin (WEN). Data is read
into the synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and another enable pin (REN).
The read clock can be tied to the write clock for single clock operation or the
two clocks can run asynchronous of one another for dual-clock operation. An
Output Enable pin (OE) is provided on the read port for three-state control of
the output.
The synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF),
and two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF). The
offset loading of the programmable flags is controlled by a simple state machine,
and is initiated by asserting the Load pin (LD). A Half-Full flag (HF) is available
when the FIFO is used in a single device configuration.
These devices are depth expandable using a Daisy-Chain technique. The
XI
and
XO
pins are used to expand the FIFOs. In depth expansion configu-
ration, First Load (FL) is grounded on the first device and set to HIGH for all
other devices in the Daisy Chain.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB is fabricated
using high-speed submicron CMOS technology.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB are very high
speed, low-power First-In, First-Out (FIFO) memories with clocked read and
FUNCTIONAL BLOCK DIAGRAM
WCLK
D0-D17
INPUT REGISTER
OFFSET REGISTER
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
256 x 18, 512 x 18
1,024 x 18, 2,048 x 18
4,096 x 18
FLAG
LOGIC
/(
READ POINTER
READ CONTROL
LOGIC
)
(
)/
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
Q0-Q17
RCLK
2766 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
MARCH 2013
DSC-2766/3
©2013
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

IDT72235LB15PFGI8 Related Products

IDT72235LB15PFGI8 IDT72245LB15JGI8 IDT72235LB10JG8 IDT72245LB15JGI IDT72205LB10PFG8 IDT72235LB15PFGI IDT72245LB10JG8
Description FIFO, 2KX18, 10ns, Synchronous, CMOS, PQFP64, PLASTIC, TQFP-64 FIFO, 4KX18, 10ns, Synchronous, CMOS, PQCC68, PLASTIC, LCC-68 FIFO, 2KX18, 6.5ns, Synchronous, CMOS, PQCC68, PLASTIC, LCC-68 FIFO, 4KX18, 10ns, Synchronous, CMOS, PQCC68, GREEN, PLASTIC, LCC-68 FIFO, 256X18, 6.5ns, Synchronous, CMOS, PQFP64, PLASTIC, TQFP-64 FIFO, 2KX18, 10ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, TQFP-64 FIFO, 4KX18, 6.5ns, Synchronous, CMOS, PQCC68, PLASTIC, LCC-68
Is it lead-free? Lead free Lead free Lead free Lead free Lead free Lead free Lead free
Is it Rohs certified? conform to conform to conform to conform to conform to conform to conform to
Parts packaging code QFP LCC LCC LCC QFP QFP LCC
package instruction LQFP, QCCJ, QCCJ, QCCJ, LDCC68,1.0SQ LQFP, LQFP, QFP64,.66SQ,32 QCCJ,
Contacts 64 68 68 68 64 64 68
Reach Compliance Code compliant compliant compliant compliant compliant compliant compliant
ECCN code EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
Maximum access time 10 ns 10 ns 6.5 ns 10 ns 6.5 ns 10 ns 6.5 ns
period time 15 ns 15 ns 10 ns 15 ns 10 ns 15 ns 10 ns
JESD-30 code S-PQFP-G64 S-PQCC-J68 S-PQCC-J68 S-PQCC-J68 S-PQFP-G64 S-PQFP-G64 S-PQCC-J68
JESD-609 code e3 e3 e3 e3 e3 e3 e3
length 14 mm 24.2062 mm 24.2062 mm 24.2062 mm 14 mm 14 mm 24.2062 mm
memory density 36864 bit 73728 bit 36864 bit 73728 bit 4608 bit 36864 bit 73728 bit
memory width 18 18 18 18 18 18 18
Number of functions 1 1 1 1 1 1 1
Number of terminals 64 68 68 68 64 64 68
word count 2048 words 4096 words 2048 words 4096 words 256 words 2048 words 4096 words
character code 2000 4000 2000 4000 256 2000 4000
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 85 °C 85 °C 70 °C 85 °C 70 °C 85 °C 70 °C
Minimum operating temperature -40 °C -40 °C - -40 °C - -40 °C -
organize 2KX18 4KX18 2KX18 4KX18 256X18 2KX18 4KX18
Exportable YES YES YES YES YES YES YES
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LQFP QCCJ QCCJ QCCJ LQFP LQFP QCCJ
Package shape SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
Package form FLATPACK, LOW PROFILE CHIP CARRIER CHIP CARRIER CHIP CARRIER FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE CHIP CARRIER
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
Peak Reflow Temperature (Celsius) 260 260 260 260 260 260 260
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1.6 mm 4.572 mm 4.572 mm 4.572 mm 1.6 mm 1.6 mm 4.572 mm
Maximum supply voltage (Vsup) 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V
Minimum supply voltage (Vsup) 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V
Nominal supply voltage (Vsup) 5 V 5 V 5 V 5 V 5 V 5 V 5 V
surface mount YES YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL COMMERCIAL INDUSTRIAL COMMERCIAL INDUSTRIAL COMMERCIAL
Terminal surface Matte Tin (Sn) - annealed MATTE TIN Matte Tin (Sn) Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed MATTE TIN
Terminal form GULL WING J BEND J BEND J BEND GULL WING GULL WING J BEND
Terminal pitch 0.8 mm 1.27 mm 1.27 mm 1.27 mm 0.8 mm 0.8 mm 1.27 mm
Terminal location QUAD QUAD QUAD QUAD QUAD QUAD QUAD
Maximum time at peak reflow temperature 30 30 30 30 30 30 30
width 14 mm 24.2062 mm 24.2062 mm 24.2062 mm 14 mm 14 mm 24.2062 mm
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) - IDT (Integrated Device Technology)
Humidity sensitivity level 3 - - 1 3 3 -
Base Number Matches - 1 1 1 1 1 -

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1147  2633  2769  1862  74  24  54  56  38  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号