EEWORLDEEWORLDEEWORLD

Part Number

Search

HYMP512P72CP4-C4

Description
240pin Registered DDR2 SDRAM DIMMs based on 512 Mb C ver.
Categorystorage    storage   
File Size268KB,26 Pages
ManufacturerSK Hynix
Websitehttp://www.hynix.com/eng/
Environmental Compliance
Download Datasheet Parametric View All

HYMP512P72CP4-C4 Overview

240pin Registered DDR2 SDRAM DIMMs based on 512 Mb C ver.

HYMP512P72CP4-C4 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerSK Hynix
Parts packaging codeDIMM
package instructionDIMM, DIMM240,40
Contacts240
Reach Compliance Codecompli
ECCN codeEAR99
access modeSINGLE BANK PAGE BURST
Maximum access time0.5 ns
Other featuresAUTO/SELF REFRESH
Maximum clock frequency (fCLK)267 MHz
I/O typeCOMMON
JESD-30 codeR-XDMA-N240
memory density9663676416 bi
Memory IC TypeDDR DRAM MODULE
memory width72
Number of functions1
Number of ports1
Number of terminals240
word count134217728 words
character code128000000
Operating modeSYNCHRONOUS
Maximum operating temperature55 °C
Minimum operating temperature
organize128MX72
Output characteristics3-STATE
Package body materialUNSPECIFIED
encapsulated codeDIMM
Encapsulate equivalent codeDIMM240,40
Package shapeRECTANGULAR
Package formMICROELECTRONIC ASSEMBLY
Peak Reflow Temperature (Celsius)260
power supply1.8 V
Certification statusNot Qualified
refresh cycle8192
self refreshYES
Maximum standby current0.794 A
Maximum slew rate4.43 mA
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountNO
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formNO LEAD
Terminal pitch1 mm
Terminal locationDUAL
Maximum time at peak reflow temperature20
240pin Registered DDR2 SDRAM DIMMs based on 512 Mb C ver.
This Hynix registered Dual In-Line Memory Module (DIMM) series consists of 512Mb C ver. DDR2 SDRAMs in Fine Ball
Grid Array (FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 512Mb C ver. based Registered DDR2 DIMM
series provide a high performance 8 byte interface in 133.35mm width form factor of industry standard. It is suitable
for easy interchange and addition.
ORDERING INFORMATION
Part Name
HYMP564R72CP8-E3/C4
HYMP564P72CP8-E3/C4/Y5/S5
HYMP512R72CP8-E3/C4
HYMP512P72CP8-E3/C4/Y5/S5
HYMP512R72CP4-E3/C4
HYMP512P72CP4-E3/C4/Y5/S5
HYMP525R72CP4-E3/C4
HYMP525P72CP4-E3/C4/Y5/S5
Density
512MB
512MB
1GB
1GB
1GB
1GB
2GB
2GB
Org.
64Mx72
64Mx72
128Mx72
128Mx72
128Mx72
128Mx72
256Mx72
256Mx72
Component Configuration
64Mx8(HY5PS12821CFP)*9
64Mx8(HY5PS12821CFP)*9
64Mx8(HY5PS12821CFP)*18
64Mx8(HY5PS12821CFP)*18
128Mx4(HY5PS12421CFP)*18
128Mx4(HY5PS12421CFP)*18
128Mx4(HY5PS12421CFP)*36
128Mx4(HY5PS12421CFP)*36
Ranks
1
1
2
2
1
1
2
2
Parity
Support
X
O
X
O
X
O
X
O
Note:
1. “P” of part number[8th digit] stands for Parity Registered DIMM.
2. “P” of part number[12th digit] stands for Lead free products.
SPEED GRADE & KEY PARAMETERS
E3 (DDR2-400)
Speed@CL3
Speed@CL4
Speed@CL5
CL-tRCD-tRP
400
400
-
3-3-3
C4 (DDR2-533)
400
533
-
4-4-4
Y5 (DDR2-667)
400
533
667
5-5-5
S5 (DDR2-800)
400
533
800
5-5-5
Unit
Mbps
Mbps
Mbps
tCK
This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any
responsibility for use of circuits described. No patent licenses are implied.
Rev. 0.2 / Sep. 2008
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1809  587  252  2253  2328  37  12  6  46  47 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号