EEWORLDEEWORLDEEWORLD

Part Number

Search

530AA975M000DG

Description
LVPECL Output Clock Oscillator, 975MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530AA975M000DG Overview

LVPECL Output Clock Oscillator, 975MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530AA975M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency975 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
FM24C04 and pcf8563 share bus conflict
[table=98%,rgb(238, 238, 238)] [tr][td][size=14px]FM24C04 and pcf8563 are connected to 60s2, sharing IIC bus. I connected the A1 pin of 24c04 to VCC, so its address should be 0xA4 (write) 0xA5 (read),...
liuw2010 Microchip MCU
Implementing Data Selector in VHDL
SIG_DOUT = SIG_DINS(SIG_IDX); --Multiple inputs, single output SIG_DOUTS(SIG_IDX) = SIG_DIN; --Single input, multiple outputCASE State ISWHEN IDLE=---- WHEN Delya=-- WHEN OTHERS=IF (SEL='1')A='1'; ELS...
eeleader FPGA/CPLD
Protel 99SE Application Technology Questions and Answers
[b]I clicked the wrong button just now, please forgive me!! [/b] [b]I am posting the common questions about Protel 99SE that I have accumulated [/b]...
天道自然 PCB Design
Analysis method based on different amplifier circuit structures and component parameter relationships
Abstract A correlation analysis method for transistor (BJT) and field effect transistor (FET) amplifier circuits is proposed. The dual relationship between the two , from which a conclusion and two in...
JasonYoo Analog electronics
Teach you how to read the DC parameters in the device manual
1 前言 .................................................................................................................. 2 2 VOS (Input Offset Voltage) ....................................................
dontium Analogue and Mixed Signal
vs2005 c++ tree menu programming?
I want to write a wince program in vs2005 c++, and now I want to add a tree menu. I saw that I can use MFC to add a tree control. Please provide information and help me how to add a tree menu. Thank y...
mymehis Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1807  74  339  2452  2732  37  2  7  50  55 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号