EEWORLDEEWORLDEEWORLD

Part Number

Search

531WC151M000DGR

Description
CMOS/TTL Output Clock Oscillator, 151MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531WC151M000DGR Overview

CMOS/TTL Output Clock Oscillator, 151MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531WC151M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency151 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
About Hall speed measurement
I just learned MCU and want to use Hall sensor 41F (switch type) to measure the motor speed for future preparation. My hardware is fine, now let's talk about the program. I connect the signal output t...
电学之光 51mcu
Wince device is identified as USB disk problem (continued)
My WINCE device can now be recognized as a USB flash drive. There is another problem. When I plug in the USB cable, the drive letter of the NAND FLASH on WINCE disappears, and the drive letter of the ...
waytosun Embedded System
About gprsdtu,sim900a tcp transmission problem
Have you ever done gprsdtu? When I use sim900a for TCP transmission, I feel that the speed is very slow. I use AT+CIPSEND, wait for send ok after sending, and then send the next one. But the waiting p...
kiwi_ee DIY/Open Source Hardware
Why do you treat Chache like this?
When using s3c44b0, I saw a statement rNCACHBE0=(((Non_Cache_End)>>12)>12); Why can I set the start and end addresses of the non-cache area in this way? In addition, why should I write ((Non_Cache_End...
fenglangxing Embedded System
Problems with setting and modifying the default gateway of vxworks
The problem is this: Under vxWorks, I added a route using routeAdd "0.0.0.0","192.168.1.1", but I cannot delete it using routeDelete "0.0.0.0","192.168.1.1". Actually, I want to change the gateway add...
aikchun Real-time operating system RTOS
ISE10.1 installation issues
When installing ISE10.1 on Windows 7 system to 99%, a dialog box popped up, which said: this version of Windows is not supported by WinPcap 4.0, the installation will be aborted. After clicking "Cance...
liushui_fei FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2157  2860  99  805  2878  44  58  2  17  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号