EEWORLDEEWORLDEEWORLD

Part Number

Search

XCS30XL-3TQ144C

Description
Field Programmable Gate Array, 576 CLBs, 10000 Gates, 576-Cell, CMOS, PQFP144, PLASTIC, TQFP-144
CategoryProgrammable logic devices    Programmable logic   
File Size153KB,11 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Download Datasheet Parametric View All

XCS30XL-3TQ144C Overview

Field Programmable Gate Array, 576 CLBs, 10000 Gates, 576-Cell, CMOS, PQFP144, PLASTIC, TQFP-144

XCS30XL-3TQ144C Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Objectid1454197951
Parts packaging codeQFP
package instructionPLASTIC, TQFP-144
Contacts144
Reach Compliance Codenot_compliant
Other features30000 EQUIVALENT GATES AVAILABLE
JESD-30 codeS-PQFP-G144
JESD-609 codee0
length20 mm
Humidity sensitivity level3
Configurable number of logic blocks576
Equivalent number of gates10000
Number of entries196
Number of logical units576
Output times196
Number of terminals144
Maximum operating temperature85 °C
Minimum operating temperature
organize576 CLBS, 10000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Encapsulate equivalent codeQFP144,.87SQ,20
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)225
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width20 mm
Product Obsolete or Under Obsolescence
X-Ref Target - Figure 0
R
Spartan/XL Family One-Time Programmable
Configuration PROMs (XC17S00/XL)
Product Specification
DS030 (v1.12) June 20, 2008
Features
Configuration one-time programmable (OTP) read-only
memory designed to store configuration bitstreams for
Spartan
®
, and Spartan-XL FPGAs
Simple interface to the Spartan device requires only
one user I/O pin
Programmable reset polarity (active High or active Low)
Low-power CMOS floating-gate process
Available in 5V and 3.3V versions
Available in compact plastic 8-pin DIP, 8-pin VOIC, or
20-pin SOIC packages
Programming support by leading programmer
manufacturers
Lead-free (RoHS-compliant) packaging available
Design support using the Xilinx
®
Alliance and
Foundation™ series software packages
Guaranteed 20 year life data retention
Introduction
The Spartan family of PROMs provides an easy-to-use,
cost-effective method for storing Spartan device
configuration bitstreams.
When the Spartan device is in Master Serial mode, it
generates a configuration clock that drives the Spartan
FPGA PROM. A short access time after the rising clock
edge, data appears on the PROM DATA output pin that is
connected to the Spartan device D
IN
pin. The Spartan
device generates the appropriate number of clock pulses to
Spartan FPGA
XCS05
XCS05XL
XCS10
XCS10XL
XCS20
XCS20XL
XCS30
XCS30XL
XCS40
XCS40XL
XC2S50
(1)
XC2S100
(1)
XC2S150
(1)
Notes:
1.
For new Spartan-II FPGA designs, it is recommended to use the 17S00A family.
complete the configuration. Once configured, it disables the
PROM. When a Spartan device is in Slave Serial mode, the
PROM and the Spartan device must both be clocked by an
incoming signal.
For device programming, either the Xilinx Alliance or the
Foundation series development systems compiles the
Spartan device design file into a standard HEX format which
is then transferred to most commercial PROM programmers.
Configuration Bits
53,984
54,544
95,008
95,752
178,144
179,160
247,968
249,168
329,312
330,696
559,200
781,216
1,040,096
Compatible Spartan PROM
XC17S05
XC17S05XL
XC17S10
XC17S10XL
XC17S20
XC17S20XL
XC17S30
XC17S30XL
XC17S40
XC17S40XL
XC17S50XL
XC17S100XL
XC17S150XL
© Copyright 1998-2008 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE and other designated brands included herein are trademarks of Xilinx in the United States and
other countries. All other trademarks are the property of their respective owners.
DS030 (v1.12) June 20, 2008
Product Specification
www.xilinx.com
1
DONT_TOUCH Constraint
Applying DONT_TOUCH constraints to the signals in the design can prevent these signals from being optimized out during the synthesis compilation process. For example, some signal nodes may be optimize...
ove学习使我快乐 FPGA/CPLD
Postpartum lamp - what kind of light do women need during confinement?
How hard it is to be in confinement after childbirth, you will only understand it after you have a child.Lighting is an extremely important auxiliary factor, but also one that is easily overlooked.Do ...
岁月留痕 Creative Market
Some questions and answers about digital circuits
Some questions and answers about digital circuits 1. What are synchronous logic and asynchronous logic? What is the difference between synchronous circuits and asynchronous circuits?Synchronous logic ...
呱呱 MCU
The difference between the two sides of the Taiwan Straits
[i]【Knowledge post: PK on vocabulary differences across the Taiwan Strait】The latest version of the "Common Vocabulary Comparison Handbook for Cross-Strait Life" was released yesterday. Do you know? ①...
xuyiyi Talking
Digital Acquisition Frontier
Digital Acquisition Frontier...
安_然 Test/Measurement
Recruiting analog electronics engineers
[align=left]The core entrepreneurial team of Suzhou Industrial Technology Research Institute of Zhejiang University is recruiting talents. We reject mediocrity and desire innovation; we reject monoton...
cambridgeatlant Recruitment

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 659  549  772  965  807  14  12  16  20  17 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号