EEWORLDEEWORLDEEWORLD

Part Number

Search

XCS05-4PQ240C

Description
FPGA, 784 CLBS, 13000 GATES, 250 MHz, PQFP208
Categorysemiconductor    Programmable logic devices   
File Size153KB,11 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Download Datasheet Parametric View All

XCS05-4PQ240C Overview

FPGA, 784 CLBS, 13000 GATES, 250 MHz, PQFP208

XCS05-4PQ240C Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals208
Maximum operating temperature85 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Processing package descriptionPlastic, Quad Flat Package-208
stateDISCONTINUED
CraftsmanshipCMOS
packaging shapeSQUARE
Package SizeFLATPACK, FINE PITCH
surface mountYes
Terminal formGULL WING
Terminal spacing0.5000 mm
terminal coatingtin lead
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelother
organize784 CLBS, 13,000 doors
Maximum FCLK clock frequency250 MHz
Number of configurable logic modules784
Programmable logic typeFIELD PROGRAMMABLE GATE array
Number of equivalent gate circuits13000
The maximum delay of a CLB module1 ns
Product Obsolete or Under Obsolescence
X-Ref Target - Figure 0
R
Spartan/XL Family One-Time Programmable
Configuration PROMs (XC17S00/XL)
Product Specification
DS030 (v1.12) June 20, 2008
Features
Configuration one-time programmable (OTP) read-only
memory designed to store configuration bitstreams for
Spartan
®
, and Spartan-XL FPGAs
Simple interface to the Spartan device requires only
one user I/O pin
Programmable reset polarity (active High or active Low)
Low-power CMOS floating-gate process
Available in 5V and 3.3V versions
Available in compact plastic 8-pin DIP, 8-pin VOIC, or
20-pin SOIC packages
Programming support by leading programmer
manufacturers
Lead-free (RoHS-compliant) packaging available
Design support using the Xilinx
®
Alliance and
Foundation™ series software packages
Guaranteed 20 year life data retention
Introduction
The Spartan family of PROMs provides an easy-to-use,
cost-effective method for storing Spartan device
configuration bitstreams.
When the Spartan device is in Master Serial mode, it
generates a configuration clock that drives the Spartan
FPGA PROM. A short access time after the rising clock
edge, data appears on the PROM DATA output pin that is
connected to the Spartan device D
IN
pin. The Spartan
device generates the appropriate number of clock pulses to
Spartan FPGA
XCS05
XCS05XL
XCS10
XCS10XL
XCS20
XCS20XL
XCS30
XCS30XL
XCS40
XCS40XL
XC2S50
(1)
XC2S100
(1)
XC2S150
(1)
Notes:
1.
For new Spartan-II FPGA designs, it is recommended to use the 17S00A family.
complete the configuration. Once configured, it disables the
PROM. When a Spartan device is in Slave Serial mode, the
PROM and the Spartan device must both be clocked by an
incoming signal.
For device programming, either the Xilinx Alliance or the
Foundation series development systems compiles the
Spartan device design file into a standard HEX format which
is then transferred to most commercial PROM programmers.
Configuration Bits
53,984
54,544
95,008
95,752
178,144
179,160
247,968
249,168
329,312
330,696
559,200
781,216
1,040,096
Compatible Spartan PROM
XC17S05
XC17S05XL
XC17S10
XC17S10XL
XC17S20
XC17S20XL
XC17S30
XC17S30XL
XC17S40
XC17S40XL
XC17S50XL
XC17S100XL
XC17S150XL
© Copyright 1998-2008 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE and other designated brands included herein are trademarks of Xilinx in the United States and
other countries. All other trademarks are the property of their respective owners.
DS030 (v1.12) June 20, 2008
Product Specification
www.xilinx.com
1
stm32l053r8 timer uart serial port
The routines in l053r8, uart-compolling and timebase, work well separately. Why can't timebase generate time interrupt when I integrate timebase into uart-compolling? When I integrate uart-compolling ...
mrfeet stm32/stm8
Newbie asks a question
Newbie asks a questionI want to make a frequency meter where clk is the signal, en is a 0.5hz clock , load=~en, clr=(load~clk0(a 1hz clock)) module pi(clk,en,clr,load,c); input clk,en,clr,load; output...
a11835 FPGA/CPLD
Serial port receiving program under Linux
I wrote a serial port receiving program under Linux, which keeps sending "Network formed, waiting for RX" to the serial port, but cannot receive it. Could you please help me find out what is the probl...
hahahuhu Linux and Android
Shenzhen Securities Information Company recruits PCB LAYOUT engineers and BIOS engineers
PCB LAYOUT Engineer Job requirements: 1. College degree or above , electronics related major, more than 5 years of PC motherboard layout experience;1. Be able to skillfully carry out component layout ...
Goalhi Recruitment
【Week 1】Hanker Trial--Interface
I've been busy lately, so I didn't hand in my homework until today. But I haven't really finished my homework yet. Here are two photos first.A hanker is used to simulate an electronic clock.It is main...
zca123 Microcontroller MCU
avr
[i=s] This post was last edited by paulhyde on 2014-9-15 09:25 [/i] atmega16 example program...
pyy Electronics Design Contest

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2283  588  1754  2118  2578  46  12  36  43  52 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号