EEWORLDEEWORLDEEWORLD

Part Number

Search

74AUP1G885DC

Description
Low-power dual function gate
Categorylogic    logic   
File Size82KB,19 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Environmental Compliance
Download Datasheet Parametric Compare View All

74AUP1G885DC Overview

Low-power dual function gate

74AUP1G885DC Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Parts packaging codeTSSOP
package instructionVSSOP,
Contacts8
Reach Compliance Codecompli
seriesAUP/ULP/V
JESD-30 codeR-PDSO-G8
length2.3 mm
Logic integrated circuit typeXOR GATE
Humidity sensitivity level1
Number of functions2
Number of entries3
Number of terminals8
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeVSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, VERY THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius)260
propagation delay (tpd)23.7 ns
Certification statusNot Qualified
Maximum seat height1 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)0.8 V
Nominal supply voltage (Vsup)1.1 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
width2 mm
Base Number Matches1
74AUP1G885
Low-power dual function gate
Rev. 05 — 26 June 2009
Product data sheet
1. General description
The 74AUP1G885 provides two functions in one device. The output state of the outputs
(1Y, 2Y) is determined by the inputs (A, B and C). The output 1Y provides the Boolean
function: 1Y = A
×
C. The output 2Y provides the Boolean function: 2Y = A
×
B + A
×
C.
Schmitt-trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing a damaging backflow current through the device
when it is powered down.
2. Features
I
Wide supply voltage range from 0.8 V to 3.6 V
I
High noise immunity
I
Complies with JEDEC standards:
N
JESD8-12 (0.8 V to 1.3 V)
N
JESD8-11 (0.9 V to 1.65 V)
N
JESD8-7 (1.2 V to 1.95 V)
N
JESD8-5 (1.8 V to 2.7 V)
N
JESD8-B (2.7 V to 3.6 V)
I
ESD protection:
N
HBM JESD22-A114E Class 3A exceeds 5000 V
N
MM JESD22-A115-A exceeds 200 V
N
CDM JESD22-C101C exceeds 1000 V
I
Low static power consumption; I
CC
= 0.9
µA
(maximum)
I
Latch-up performance exceeds 100 mA per JESD78 Class II
I
Inputs accept voltages up to 3.6 V
I
Low noise overshoot and undershoot < 10 % of V
CC
I
I
OFF
circuitry provides partial Power-down mode operation
I
Multiple package options
I
Specified from
−40 °C
to +85
°C
and
−40 °C
to +125
°C

74AUP1G885DC Related Products

74AUP1G885DC 74AUP1G885GM 74AUP1G885GD 74AUP1G885 74AUP1G885GT
Description Low-power dual function gate Low-power dual function gate Low-power dual function gate Low-power dual function gate Low-power dual function gate
Reach Compliance Code compli compli unknow unknow compli
Is it Rohs certified? conform to conform to conform to - conform to
Parts packaging code TSSOP QFN SON - SON
package instruction VSSOP, HVQCCN, 3 X 2 MM, 0.50 MM HEIGHT, 0.50 MM PITCH, PLASTIC, SOT996-2, SON-8 - VSON,
Contacts 8 8 8 - 8
series AUP/ULP/V AUP/ULP/V AUP/ULP/V - AUP/ULP/V
JESD-30 code R-PDSO-G8 S-PQCC-N8 R-PDSO-N8 - R-PDSO-N8
length 2.3 mm 1.6 mm 3 mm - 1.95 mm
Logic integrated circuit type XOR GATE XOR GATE XOR GATE - XOR GATE
Humidity sensitivity level 1 1 1 - 1
Number of functions 2 2 2 - 2
Number of entries 3 3 3 - 3
Number of terminals 8 8 8 - 8
Maximum operating temperature 125 °C 125 °C 125 °C - 125 °C
Minimum operating temperature -40 °C -40 °C -40 °C - -40 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY - PLASTIC/EPOXY
encapsulated code VSSOP HVQCCN VSON - VSON
Package shape RECTANGULAR SQUARE RECTANGULAR - RECTANGULAR
Package form SMALL OUTLINE, VERY THIN PROFILE, SHRINK PITCH CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE SMALL OUTLINE, VERY THIN PROFILE - SMALL OUTLINE, VERY THIN PROFILE
Peak Reflow Temperature (Celsius) 260 260 260 - 260
propagation delay (tpd) 23.7 ns 23.7 ns 23.7 ns - 23.7 ns
Certification status Not Qualified Not Qualified Not Qualified - Not Qualified
Maximum seat height 1 mm 0.5 mm 0.5 mm - 0.5 mm
Maximum supply voltage (Vsup) 3.6 V 3.6 V 3.6 V - 3.6 V
Minimum supply voltage (Vsup) 0.8 V 0.8 V 0.8 V - 0.8 V
Nominal supply voltage (Vsup) 1.1 V 1.1 V 1.1 V - 1.1 V
surface mount YES YES YES - YES
technology CMOS CMOS CMOS - CMOS
Temperature level AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE - AUTOMOTIVE
Terminal form GULL WING NO LEAD NO LEAD - NO LEAD
Terminal pitch 0.5 mm 0.5 mm 0.5 mm - 0.5 mm
Terminal location DUAL QUAD DUAL - DUAL
Maximum time at peak reflow temperature 30 30 30 - 30
width 2 mm 1.6 mm 2 mm - 1 mm
Maker - NXP NXP - NXP

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1446  1410  368  1155  1307  30  29  8  24  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号