EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8161ZV18AD-200I

Description
ZBT SRAM, 1MX18, 6.5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165
Categorystorage    storage   
File Size726KB,35 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS8161ZV18AD-200I Overview

ZBT SRAM, 1MX18, 6.5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165

GS8161ZV18AD-200I Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerGSI Technology
Parts packaging codeBGA
package instruction13 X 15 MM, 1 MM PITCH, FBGA-165
Contacts165
Reach Compliance Codenot_compliant
ECCN code3A991.B.2.B
Maximum access time6.5 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 codeR-PBGA-B165
JESD-609 codee0
length15 mm
memory density18874368 bit
Memory IC TypeZBT SRAM
memory width18
Number of functions1
Number of terminals165
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize1MX18
Package body materialPLASTIC/EPOXY
encapsulated codeTBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.6 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width13 mm
Preliminary
GS8161ZV18A(T/D)/GS8161ZV32A(D)/GS8161ZV36A(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
350 MHz–150 MHz
1.8 V V
DD
1.8 V I/O
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait read-
write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V +10%/–10% core power supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard 100-lead TQFP and 165-bump FP-BGA
packages
synchronous control of the output drivers and turn the RAM's output
drivers off at any time. Write cycles are internally self-timed and
initiated by the rising edge of the clock input. This feature eliminates
complex off-chip write pulse generation required by asynchronous
SRAMs and simplifies input signal timing.
The GS8161ZV18A(T/D)/GS8161ZV32A(D)/GS8161ZV36A(T/D)
may be configured by the user to operate in Pipeline or Flow Through
mode. Operating as a pipelined synchronous device, in addition to the
rising-edge-triggered registers that capture input signals, the device
incorporates a rising-edge-triggered output register. For read cycles,
pipelined SRAM output data is temporarily stored by the edge
triggered output register during the access cycle and then released to
the output drivers at the next rising edge of clock.
The GS8161ZV18A(T/D)/GS8161ZV32A(D)/GS8161ZV36A(T/D)
is implemented with GSI's high performance CMOS technology and
is available in JEDEC-standard 100-pin TQFP and 165-bump FP-
BGA packages.
Functional Description
The GS8161ZV18A(T/D)/GS8161ZV32A(D)/GS8161ZV36A(T/D)
is an 18Mbit Synchronous Static SRAM. GSI's NBT SRAMs, like
ZBT, NtRAM, NoBL or other pipelined read/double late write or flow
through read/single late write SRAMs, allow utilization of all
available bus bandwidth by eliminating the need to insert deselect
cycles when the device is switched from read to write cycles.
Because it is a synchronous device, address, data inputs, and read/
write control inputs are captured on the rising edge of the input clock.
Burst order control (LBO) must be tied to a power rail for proper
operation. Asynchronous inputs include the Sleep mode enable, ZZ
and Output Enable. Output Enable can be used to override the
Parameter Synopsis
-350
Pipeline
3-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
1.8
2.85
395
455
4.5
4.5
270
305
-333
2.0
3.0
370
430
4.7
4.7
250
285
-300
2.2
3.3
335
390
5.0
5.0
230
270
-250
2.3
4.0
280
330
5.5
5.5
210
240
-200
2.7
5.0
230
270
6.5
6.5
185
205
-150
3.3
6.7
185
210
7.5
7.5
170
190
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow
Through
2-1-1-1
Rev: 1.00a 6/2003
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/35
© 2003, Giga Semiconductor, Inc.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.
Help, esp32 micropython firmware compilation failed, use the latest micropython and esp-idf4.2
idf.py -D MICROPY_BOARD=GENERIC -B build-GENERIC build Executing action: all (aliases: build) Running cmake in directory /home/carlos/esp32_cmake/micropython/ports/esp32/build-GENERIC Executing "cmake...
zhuxiaosuan MicroPython Open Source section
NRF51822 Keil5 Environment Setup
I bought a development board from Qingfeng Electronics. The data and codes provided are all under keil4. I can't compile it directly on keil5. I built the project myself and used the built-in SDK, but...
wufeijian RF/Wirelessly
The problem of connecting the serial port one to two
I want to use a host to connect two terminals. There is only one serial port, and I can't add a serial port card or something. Host (send and receive) | | |——————Slave terminal (receive only, no send)...
lingd Embedded System
[XMC4800 Relax EtherCAT Kit Review] Ethercat slave robot expansion module based on XMC4800 platform
[i=s]This post was last edited by tdatd on 2019-1-29 16:41[/i] [align=left][font=宋体][size=12.0pt]1 Background[/size][/font][/align][align=left][font=宋体][size=12.0pt] EtherCAT is a high-speed real-time...
tdatd Robotics Development
Sate210 SDMMC/Inand wince bootloader image is finally ready for release!
[size=6][color=#ff0000]Usage documents and images, as well as the download link of the uboot startup SD card production tool[/color][/size]In the past few weeks, I have been upgrading the Sate210 SDMM...
gooogleman Embedded System
i.MX6ULL Terminator Debian file system construction i.MX6ULL transplant Debian file system
Table of Contents1 Install Qumu and Debootstrap2 Extract Debain file system3 Improve the file system4 Pack the file system5 Burn and verifyThis tutorial will guide you to transplant the Debian file sy...
遥寄山川 ARM Technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1553  1690  2667  359  2369  32  35  54  8  48 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号