EEWORLDEEWORLDEEWORLD

Part Number

Search

M2060-11I669.3120LF

Description
Support Circuit, 1-Func, CQCC36, 9 X 9 MM, CERAMIC, LCC-36
CategoryWireless rf/communication    Telecom circuit   
File Size477KB,12 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance  
Download Datasheet Parametric View All

M2060-11I669.3120LF Overview

Support Circuit, 1-Func, CQCC36, 9 X 9 MM, CERAMIC, LCC-36

M2060-11I669.3120LF Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeLCC
package instructionQCCN,
Contacts36
Reach Compliance Codecompliant
JESD-30 codeS-CQCC-N36
JESD-609 codee3
length8.99 mm
Number of functions1
Number of terminals36
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQCCN
Package shapeSQUARE
Package formCHIP CARRIER
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height3.1 mm
Nominal supply voltage3.3 V
surface mountYES
Telecom integrated circuit typesATM/SONET/SDH SUPPORT CIRCUIT
Temperature levelINDUSTRIAL
Terminal surfaceMATTE TIN
Terminal formNO LEAD
Terminal pitch0.635 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width8.99 mm
Integrated
Circuit
Systems, Inc.
Preliminary Information
VCSO FEC PLL
FOR
SONET/OTN
P
IN
A
SSIGNMENT
(9 x 9 mm SMT)
FIN_SEL1
GND
P_SEL2
DIF_REF0
nDIF_REF0
REF_SEL
DIF_REF1
nDIF_REF1
VCC
FIN_SEL0
FEC_SEL0
FEC_SEL1
LOL
NBW
VCC
DNC
DNC
DNC
27
26
25
24
23
22
21
20
19
M2060/61/62
M2065/66/67
G
ENERAL
D
ESCRIPTION
The M2060/61/62 and M2065/66/67 are VCSO (Voltage
Controlled SAW Oscillator) based
clock PLLs designed for FEC clock
ratio translation in 10Gb optical
systems such as OC-192 or 10GbE.
They support FEC (Forward Error
Correction) clock multiplication
ratios, both forward (mapping) and
inverse (de-mapping). Multiplication ratios are
pin-selected from pre-programming look-up tables.
F
EATURES
Integrated SAW delay line; Output of 15 to 700 MHz
*
Low phase jitter < 0.5 ps rms typical
(12kHz to 20MHz or 50kHz to 80MHz)
Pin-selectable PLL divider ratios support FEC ratios
• M2060/65: OTU1 (255/238) and OTU2 (255/237) Mapping
• M2061/66: OTU1 (238/255) or OTU2 (237/255) De-mapping
• M2062/67: OTU1 (238/255)
and
OTU2 (237/255) De-mapping
28
29
30
31
32
33
34
35
36
M2060
Series
(Top View)
18
17
16
15
14
13
12
11
10
P_SEL0
P_SEL1
nFOUT0
FOUT0
GND
nFOUT1
FOUT1
VCC
GND
Figure 1: Pin Assignment
LVPECL clock output (CML and LVDS options available)
Reference clock inputs support differential LVDS,
LVPECL, as well as single-ended LVCMOS, LVTTL
Loss of Lock (LOL) output pin
Narrow Bandwidth control input (NBW pin) to adjust
loop bandwidth
Hitless Switching (HS) options with or without Phase
Build-out (PBO) available to enable SONET (GR-253)
/SDH (G.813) MTIE and TDEV compliance during
reference clock reselection
Single 3.3V power supply
Small 9 x 9 mm SMT (surface mount) package
Example I/O Clock Frequency Combinations
Using M2061-11-622.0800 FEC De-Map Ratios
FEC De-Map
PLL Ratio
Mfec / Rfec
1/1
237/255
238/255
Base Input Rate
1
(MHz)
622.0800
666.5143
669.3266
Output Clock
(either output)
MHz
622.08
or
155.52
Table 1: Example I/O Clock Frequency Combinations
Note 1: Input reference clock can be the base frequency shown
divided by “Mfin” (as shown in Tables 3 and 4 on pg. 3).
* Specify VCSO center frequency at time of order.
S
IMPLIFIED
B
LOCK
D
IAGRAM
Loop
Filter
M2060 Series
NBW
LOL
MUX
DIF_REF0
nDIF_REF0
DIF_REF1
nDIF_REF1
REF_SEL
FEC_SEL1:0
FIN_SEL1:0
P_SEL2:0
2
0
1
Rfec
Div
Phase
Detector
VCSO
Mfec Div
Mfec and Rfec
Divider
LUT
Mfin Divider
LUT
(1, 4, 8, 32)
or
( 1, 4, 8, 16)
Mfin Div
GND
GND
GND
OP_IN
nOP_OUT
nVC
VC
OP_OUT
nOP_IN
1
2
3
4
5
6
7
8
9
P Divider
FOUT0: 1, 4, 8, 32 or TriState
FOUT1: 1, 4, 8 or TriState
TriState
FOUT0
nFOUT0
FOUT1
nFOUT1
2
3
P Divider
LUT
Figure 2: Simplified Block Diagram
M2060/61/62 M2065/66/67 Datasheet Rev 0.4
M2060/61/62 VCSO FEC PLL for SONET/OTN
Revised 30Jul2004
I n t e g r a t e d C i r c u i t S y s t e m s, I n c .
Networking & Communications
w w w. i c s t . c o m
tel (508) 852-5400
Is f28m35h52c a good buy?
I heard this film is hard to buy!...
蓝雨夜 Microcontroller MCU
Analysis of the current at the input of a TTL inverter
There is no current in the direction pointed by number 2 in the figure. The current can only flow from probe 1 to probe 2. Why are the currents of probe 1 and probe 2 not equal?...
ppxxjh Analog electronics
Simple signal generator based on TI MSP430G2553
Simple signal generator for TI MSP430G2553 [code][/code]...
qwqwqw2088 Microcontroller MCU
Single pulse circuit
Could you please tell me how to implement a single pulse circuit without a switch button?...
eyesee Analog electronics
lm3s QEI Programming Notes
QEI Programming Notes 1. Quadrature encoder Below are some pictures of quadrature encoders commonly used in industry.Quadrature encoders (also called incremental encoders or optical encoders) are used...
paulhyde Microcontroller MCU
__nop(); What is this function?
The __nop() function is used in the LCD display program, but I can't find where it is defined. Isn't NOP an instruction in the assembly language? Please help. Port_LCD_DATA->CRH = 0x33333333U; // ííìê...
wanghlady stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1635  1964  2816  2332  228  33  40  57  47  5 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号