EEWORLDEEWORLDEEWORLD

Part Number

Search

EMCL12J2H-212.500M

Description
CRYSTAL OSCILLATOR, CLOCK, 212.5MHz, LVPECL OUTPUT, ROHS COMPLIANT, PLASTIC, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size205KB,5 Pages
ManufacturerECLIPTEK
Websitehttp://www.ecliptek.com
Environmental Compliance  
Download Datasheet Parametric View All

EMCL12J2H-212.500M Overview

CRYSTAL OSCILLATOR, CLOCK, 212.5MHz, LVPECL OUTPUT, ROHS COMPLIANT, PLASTIC, SMD, 6 PIN

EMCL12J2H-212.500M Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerECLIPTEK
Reach Compliance Codecompliant
Other featuresENABLE/DISABLE FUNCTION; COMPLEMENTARY OUTPUT; TAPE AND REEL
maximum descent time0.3 ns
Frequency Adjustment - MechanicalNO
frequency stability25%
JESD-609 codee4
Manufacturer's serial numberEMCL12
Installation featuresSURFACE MOUNT
Nominal operating frequency212.5 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
Output load50 OHM
physical size7.0mm x 5.0mm x 0.85mm
longest rise time0.3 ns
Maximum supply voltage2.625 V
Minimum supply voltage2.375 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Palladium/Gold (Ni/Pd/Au)
EMCL12J2H-212.500M
Series
RoHS Compliant (Pb-free) 2.5V 6 Pad 5mm x 7mm
Plastic SMD LVPECL MEMS Oscillator
Frequency Tolerance/Stability
±25ppm Maximum over -40°C to +85°C
Duty Cycle
50 ±5(%)
RoHS
Pb
EMCL12 J 2 H -212.500M
Nominal Frequency
212.500MHz
Logic Control / Additional Output
Output Enable (OE) and Complementary Output
ELECTRICAL SPECIFICATIONS
Nominal Frequency
Frequency Tolerance/Stability
212.500MHz
±25ppm Maximum over -40°C to +85°C (Inclusive of all conditions: Calibration Tolerance at 25°C,
Frequency Stability over the Operating Temperature Range, Supply Voltage Change, Output Load Change,
1st Year Aging at 25°C, Reflow, Shock, and Vibration)
±1ppm First Year Maximum
+2.5Vdc ±0.125Vdc
75mA Maximum (Excluding Load Termination Current)
1.55Vdc Typical, Vcc-1.025Vdc Minimum
0.80Vdc Typical, Vcc-1.62Vdc Maximum
150pSec Typical, 300pSec Maximum (Measured over 20% to 80% of waveform)
50 ±5(%) (Measured at 50% of waveform)
50 Ohms into Vcc-2.0Vdc
LVPECL
Output Enable (OE) and Complementary Output
Vih of 70% of Vcc Minimum or No Connect to Enable Output and Complementary Output, Vil of 30% of Vcc
Maximum to Disable Output and Complementary Output (High Impedance)
70mA Maximum (OE) Without Load
0.2pSec Typical
2.0pSec Typical
1.5pSec Typical, 3.0pSec Maximum
20pSec Typical, 25pSec Maximum
1.6pSec Typical
0.7pSec Typical
0.4pSec Typical
10mSec Maximum
-55°C to +125°C
Aging at 25°C
Supply Voltage
Input Current
Output Voltage Logic High (Voh)
Output Voltage Logic Low (Vol)
Rise/Fall Time
Duty Cycle
Load Drive Capability
Output Logic Type
Logic Control / Additional Output
Output Control Input Voltage
Output Enable Current
Period Jitter (Deterministic)
Period Jitter (Random)
Period Jitter (RMS)
Period Jitter (pk-pk)
RMS Phase Jitter (Fj = 637kHz to
10MHz; Random)
RMS Phase Jitter (Fj = 1MHz to
20MHz; Random)
RMS Phase Jitter (Fj = 1.875MHz to
20MHz; Random)
Start Up Time
Storage Temperature Range
ENVIRONMENTAL & MECHANICAL SPECIFICATIONS
ESD Susceptibility
Flammability
Mechanical Shock
Moisture Resistance
Moisture Sensitivity Level
Resistance to Soldering Heat
Resistance to Solvents
Solderability
Temperature Cycling
Thermal Shock
Vibration
MIL-STD-883, Method 3015, Class 2, HBM 2000V
UL94-V0
MIL-STD-883, Method 2002, Condition G, 30,000G
MIL-STD-883, Method 1004
J-STD-020, MSL 1
MIL-STD-202, Method 210, Condition K
MIL-STD-202, Method 215
MIL-STD-883, Method 2003 (Six I/O Pads on bottom of package only)
MIL-STD-883, Method 1010, Condition B
MIL-STD-883, Method 1011, Condition B
MIL-STD-883, Method 2007, Condition A, 20G
www.ecliptek.com | Specification Subject to Change Without Notice | Rev C 8/14/2010 | Page 1 of 5
Some information about FPGA
Useful language...
80后 FPGA/CPLD
Building the core of the team
[i=s]This post was last edited by paulhyde on 2014-9-15 09:53[/i] The purpose of team building is to achieve 1+1>2, that is, "the whole is greater than the sum of the parts". Its status and role in en...
open82977352 Electronics Design Contest
Exclusive teardown | Innovative application of voice control on true wireless stereo TWS headphones
Event details: Exclusive disassembly | Innovative application of voice control on true wireless stereo TWS headphonesTrue Wireless Stereo (TWS) earphones have finally become an essential accessory for...
EEWORLD社区 Mobile and portable
GSM module - a new way to realize remote control
GSM module - a new way to realize remote control...
zhaojun_xf DIY/Open Source Hardware
XMOS startKIT, a 500MIPS multi-core development board priced at only $14.99, is now available
[font=Verdana, sans-serif][size=12px][backcolor=white][color=#000000][/color][/backcolor] [/size][/font] [p=20, null, left][font=Verdana, sans-serif][size=12px][color=#000000]XMOS has announced the la...
wstt Embedded System
Reasonable arrangement of components in PCB design
1.1. Aesthetics should not only consider the neat and orderly placement of components, but also the graceful and smooth routing. Since laymen sometimes emphasize the former more, and use this to unila...
ESD技术咨询 PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1331  1169  2132  1638  429  27  24  43  33  9 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号