EEWORLDEEWORLDEEWORLD

Part Number

Search

PYA28C25620LMB

Description
EEPROM 5V, CQCC32, 0.450 X 0.550 INCH, CERAMIC, CHIP-32
Categorystorage    storage   
File Size692KB,12 Pages
ManufacturerPyramid Semiconductor Corporation
Websitehttp://www.pyramidsemiconductor.com/
Download Datasheet Parametric View All

PYA28C25620LMB Overview

EEPROM 5V, CQCC32, 0.450 X 0.550 INCH, CERAMIC, CHIP-32

PYA28C25620LMB Parametric

Parameter NameAttribute value
Parts packaging codeQFN
package instruction0.450 X 0.550 INCH, CERAMIC, CHIP-32
Contacts32
Reach Compliance Codeunknow
JESD-30 codeS-CQCC-N32
Memory IC TypeEEPROM
Number of terminals32
Package body materialCERAMIC, METAL-SEALED COFIRED
Package shapeSQUARE
Package formCHIP CARRIER
Programming voltage5 V
Certification statusNot Qualified
surface mountYES
Terminal formNO LEAD
Terminal locationQUAD
Base Number Matches1
PYA28C256
32K x 8 EEPROM
FEATURES
Access Times of 150, 200, 250 and 350ns
Single 5V±10% Power Supply
Simple Byte and Page Write
Low Power CMOS:
- 60 mA Active Current
- 300 µA Standby Current
Fast Write Cycle Times
Software Data Protection
CMOS & TTL Compatible Inputs and Outputs
Endurance:
- 10,000 Write Cycles
- 100,000 Write Cycles (optional)
Data Retention: 10 Years
Available in the following package:
– 28-Pin 600 mil Ceramic DIP
– 32-Pin Ceramic LCC (450x550 mils)
DESCRIPTIOn
The PYA28C256 is a 5 Volt 32Kx8 EEPROM. The device
supports 64-byte page write operation. The PYA28C256
features
DATA
and Toggle Bit Polling as well as a system
software scheme used to indicate early completion of a
Write Cycle. The device also includes user-optional soft-
ware data protection. Data Retention is 10 Years. The
device is available in a 28-Pin 600 mil wide Ceramic DIP
and 32-Pin LCC.
FUnCTIOnAL BLOCk DIAgRAM
PIn COnFIgURATIOn
DIP (C5-1)
LCC (L6)
Document #
EEPROM104
REV 02
Revised March 2014
Walk-in constant temperature and humidity chamber
[align=center][url=http://www.giant-force.com.cn/chanpin/UploadFiles_6979/200811/2008111409311997.jpg][img=260,260]http://www.giant-force.com.cn/chanpin/UploadFiles_6979/200811/2008111409311997.jpg[/i...
bjjufu Industrial Control Electronics
CCD Project
There is a CCD driven project. If you are interested, please contact qq303109521...
pilgrimsoul FPGA/CPLD
New DDS+PLL Clock Generator Based on FPGA
Document description: Based on the characteristics of direct digital frequency synthesis (DDS) and integrated phase-locked loop (PLL) technology, a new DDS-excited PLL system frequency synthesis clock...
五月一 FPGA/CPLD
Looking for the delay program in open at.
I want the delay program in open at. And how is it implemented......
68872401 Embedded System
Can supercapacitors accelerate cars?
The advent of supercapacitors has made people curious about its "super" features, what exactly makes it super, and in what fields can its "super" be demonstrated. Supercapacitors play a significant ro...
BIGCAP Energy Infrastructure?
There are two questions about the frequency division circuit, as shown in the figure
There are two questions about the frequency division circuit, as shown in the figure...
QWE4562009 Analog electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 211  1834  892  2338  2719  5  37  18  48  55 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号