EEWORLDEEWORLDEEWORLD

Part Number

Search

SDC-14566-491K

Description
Synchro or Resolver to Digital Converter, Hybrid, 1.900 X 0.780 INCH, 0.210 INCH HEIGHT, DOUBLE WIDTH, KOVAR, DIP-36
CategoryAnalog mixed-signal IC    converter   
File Size196KB,12 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

SDC-14566-491K Overview

Synchro or Resolver to Digital Converter, Hybrid, 1.900 X 0.780 INCH, 0.210 INCH HEIGHT, DOUBLE WIDTH, KOVAR, DIP-36

SDC-14566-491K Parametric

Parameter NameAttribute value
MakerData Device Corporation
Parts packaging codeDIP
package instruction1.900 X 0.780 INCH, 0.210 INCH HEIGHT, DOUBLE WIDTH, KOVAR, DIP-36
Contacts36
Reach Compliance Codeunknown
ECCN codeEAR99
Other featuresBUILT-IN-TEST; PROGRAMMABLE RESOLUTION; ALSO REQUIRES A +5V NOMINAL SUPPLY
Maximum analog input voltage11.8 V
Maximum angular accuracy6.3 arc min
Converter typeSYNCHRO OR RESOLVER TO DIGITAL CONVERTER
JESD-30 codeR-XDIP-P36
length48.13 mm
Maximum negative supply voltage-15.75 V
Minimum negative supply voltage-14.25 V
Nominal negative supply voltage-15 V
Number of digits16
Number of functions1
Number of terminals36
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialUNSPECIFIED
encapsulated codeQIP
Package shapeRECTANGULAR
Package formIN-LINE
Certification statusNot Qualified
Maximum seat height5.69 mm
Signal/output frequency1000 Hz
Maximum supply voltage15.75 V
Minimum supply voltage14.25 V
Nominal supply voltage15 V
surface mountNO
technologyHYBRID
Temperature levelMILITARY
Terminal formPIN/PEG
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum tracking rate2.5 rps
width15.24 mm
SDC-14560
SYNCHRO-TO-DIGITAL CONVERTER
DESCRIPTION
The SDC-14560 is a series of high-reli-
ability synchro or resolver-to-digital con-
verters with user-programmable resolu-
tion of 10, 12, 14, or 16 bits. Other fea-
tures of the SDC-14560 are high-quali-
ty velocity output and hermetic seal.
User-programmable resolution has
been designed into the SDC-14560 to
increase the capabilities of modern
motion control systems. The precise
positioning attained at 16-bit resolu-
tion and fast tracking of a 10-bit
device are now available from one 36-
pin double DIP hybrid. Velocity output
(VEL) from the SDC-14560 is a
ground-based voltage of 0 to
±10 VDC with a linearity to 0.7%.
Output voltage is positive for an
increasing angle.
The SDC-14560 series accepts
broadband inputs: 360 Hz to 1 kHz, or
47 Hz to 1 kHz. The digital angle out-
put from the SDC-14560 is a natural
binary code, parallel positive logic
and is TTL/CMOS compatible.
Synchronization to a computer is
accomplished via a converter busy
(CB) and an inhibit (INH) input.
FEATURES
Programmable Resolution:
10, 12, 14 or 16 Bits
High-Quality Velocity Output
Eliminates Tachometer
Accuracy to ±1.3 Arc
Minutes
APPLICATIONS
Because of its high reliability, accura-
cy, small size, and low power con-
sumption, the SDC-14560 is ideal for
the most stringent and severe indus-
trial and military ground or avionics
applications. All models are available
with MIL-PRF-38534 processing as a
standard option.
Designed with three-state output, the
SDC-14560 is especially well suited
for use with computer-based systems.
Among the many possible applica-
tions are radar and navigation sys-
tems, fire control systems, flight
instrumentation, and flight trainers or
simulators.
Small Size
Synchro or Resolver Input
Synthesized Reference
Eliminates 180° Lock-Up
SOLID STATE SYNCHRO INPUT OPTION
SOLID STATE RESOLVER INPUT OPTION
SOLID STATE RESOLVER INPUT OPTION
SIN
θ
COS
θ
VOLTAGE
FOLLOWER
BUFFER
SIN
θ
COS
θ
INTERNAL
DC
REFERENCE
BIT
RL
+15 V
-15 V
S1
S2
S3
ELECTRONIC
SCOTT T
SIN
θ
COS
θ
S1
S2
S3
S4
RESOLVER
CONDITIONER
SIN
θ
COS
θ
INPUT OPTIONS
V
REF IN
RH
REFERENCE
CONDITIONER
R
SYNTHESIZED
REF
BIT DETECT
DIFF
GAIN
OF 2
e
DIFF
GAIN OF
2, 7
SIN
θ
INPUT OPTION
COS
θ
HIGH ACCURACY
CONTROL
TRANSFORMER
VEL
GAIN
e
SIN
(θ-φ)
DEMOD
D
ERROR
PROCESSOR
VEL
T
VCO
U
E
1 LSB ANTIJITTER FEEDBACK
16-BIT CT
TRANSPARENT
LATCH
U
50 ns DELAY
T
0.4-1 µs
CB
+5 V
DIGITAL
ANGLE
φ
16-BIT U-D
COUNTER
Q
INH
3 STATE
TTL BUFFER
16-BIT OUTPUT
TRANSPARENT
LATCH
3 STATE
TTL BUFFER
EDGE
T
TRIGGERED
LATCH
A
B
RESOLUTION CONTROL
INHIBIT
TRANSPARENT
LATCH
POWER
SUPPLY
CONDITIONER
INH
+10 V
INTERNAL DC
REF V (+5 V)
+15
EM
BITS 1-8
BITS 9-16
EL
S
FIGURE 1. SDC-14560 BLOCK DIAGRAM
©
1987, 1999 Data Device Corporation
[Xiao Meige FPGA Advanced Tutorial] Chapter 7 VGA Controller Design and Verification
[align=center][color=#000][size=15px][b][size=6]VII. Design and Verification of VGA Controller [/size][/b][/size][/color][/align] [b]Introduction to VGA Standard [/b][align=left][color=#000][size=15px...
芯航线跑堂 FPGA/CPLD
Please give me some advice if you have transplanted TCP/IP protocol stack!
I want to port LWIP to UCOS. The information on the Internet is based on the ARM platform, but I want to port it to the PC platform. Is there any hero who can give me some advice? Thank you very much....
min_sd Embedded System
Keil Learning (IV)
[b]III. Breakpoint Setting[/b] Figure 3 When debugging a program in the online assembly window, some program lines must meet certain conditions before they can be executed (such as a variable in the p...
yuandayuan6999 MCU
Sharing FPGA Design Tips
Counters are often used in FPGA design. Counters should be designed as subtraction counters instead of addition counters. This design can reduce the occupation of design resources and improve design r...
eeleader FPGA/CPLD
CCS5.2 released
CCS5.2 has been released, with the following changes compared to previous versions:Support on Windows and Linux, including SYS/BIOS, ELF, ULP Advisor, and Flash differential downloadNow fully supports...
wstt Microcontroller MCU
How to use the OffsetWindowOrgEx function in wince
Dear seniors, I am a rookie who has just started to learn Windows programming and want to port the program in Windows to WINCE. However, I have encountered problems with the OffsetWindowOrgEx function...
ztl7984 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2170  1009  2283  1332  2760  44  21  46  27  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号