EEWORLDEEWORLDEEWORLD

Part Number

Search

2305-1DCI

Description
PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8
Categorylogic    logic   
File Size183KB,12 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

2305-1DCI Overview

PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8

2305-1DCI Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Parts packaging codeSOIC
package instructionSOP, SOP8,.25
Contacts8
Reach Compliance Code_compli
ECCN codeEAR99
series2305
Input adjustmentSTANDARD
JESD-30 codeR-PDSO-G8
JESD-609 codee0
length4.9 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
MaximumI(ol)0.008 A
Humidity sensitivity level1
Number of functions1
Number of inverted outputs
Number of terminals8
Actual output times4
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP8,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE
power supply3.3 V
propagation delay (tpd)0.35 ns
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.25 ns
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
width3.9 mm
minfmax133 MHz
Base Number Matches1
IDT2305
3.3V ZERO DELAY CLOCK BUFFER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V ZERO DELAY
CLOCK BUFFER
FEATURES:
IDT2305
Phase-Lock Loop Clock Distribution
10MHz to 133MHz operating frequency
Distributes one clock input to one bank of five outputs
Zero Input-Output Delay
Output Skew < 250ps
Low jitter <200 ps cycle-to-cycle
IDT2305-1 for Standard Drive
IDT2305-1H for High Drive
No external RC network required
Operates at 3.3V V
DD
Power down mode
Available in SOIC/TSSOP packages
DESCRIPTION:
The IDT2305 is a high-speed phase-lock loop (PLL) clock buffer,
designed to address high-speed clock distribution applications. The zero
delay is achieved by aligning the phase between the incoming clock and
the output clock, operable within the range of 10 to 133MHz.
The IDT2305 is an 8-pin version of the IDT2309. IDT2305 accepts one
reference input, and drives out five low skew clocks. The -1H version of this
device operates, up to 133MHz frequency and has a higher drive than the
-1 device. All parts have on-chip PLLs which lock to an input clock on the
REF pin. The PLL feedback is on-chip and is obtained from the CLKOUT
pad. In the absence of an input clock, the IDT2305 enters power down. In
this mode, the device will draw less than 25
μA,
the outputs are tri-stated,
and the PLL is not running, resulting in a significant reduction of power.
The IDT2305 is characterized for both Industrial and Commercial
operation.
FUNCTIONAL BLOCK DIAGRAM
8
CLKOUT
PLL
REF
1
Control
Logic
3
CLK1
2
CLK2
5
CLK3
7
CLK4
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2010
Integrated Device Technology, Inc.
MAY 2010
DSC 5174/8

2305-1DCI Related Products

2305-1DCI 2305-1HDCI 2305-1HDC 2305-1DC
Description PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8 PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8 PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8 PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8
Is it Rohs certified? incompatible incompatible incompatible incompatible
Parts packaging code SOIC SOIC SOIC SOIC
package instruction SOP, SOP8,.25 SOP, SOP8,.25 SOP, SOP8,.25 SOP, SOP8,.25
Contacts 8 8 8 8
Reach Compliance Code _compli _compli _compli _compli
series 2305 2305 2305 2305
Input adjustment STANDARD STANDARD STANDARD STANDARD
JESD-30 code R-PDSO-G8 R-PDSO-G8 R-PDSO-G8 R-PDSO-G8
JESD-609 code e0 e0 e0 e0
length 4.9 mm 4.9 mm 4.9 mm 4.9 mm
Logic integrated circuit type PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
MaximumI(ol) 0.008 A 0.012 A 0.012 A 0.008 A
Humidity sensitivity level 1 1 1 1
Number of functions 1 1 1 1
Number of terminals 8 8 8 8
Actual output times 4 4 4 4
Maximum operating temperature 85 °C 85 °C 70 °C 70 °C
Output characteristics 3-STATE 3-STATE 3-STATE 3-STATE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SOP SOP SOP SOP
Encapsulate equivalent code SOP8,.25 SOP8,.25 SOP8,.25 SOP8,.25
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE
power supply 3.3 V 3.3 V 3.3 V 3.3 V
propagation delay (tpd) 0.35 ns 0.35 ns 0.35 ns 0.35 ns
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.25 ns 0.25 ns 0.25 ns 0.25 ns
Maximum seat height 1.75 mm 1.75 mm 1.75 mm 1.75 mm
Maximum supply voltage (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V
Minimum supply voltage (Vsup) 3 V 3 V 3 V 3 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES
Temperature level INDUSTRIAL INDUSTRIAL COMMERCIAL COMMERCIAL
Terminal surface Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
Terminal form GULL WING GULL WING GULL WING GULL WING
Terminal pitch 1.27 mm 1.27 mm 1.27 mm 1.27 mm
Terminal location DUAL DUAL DUAL DUAL
width 3.9 mm 3.9 mm 3.9 mm 3.9 mm
minfmax 133 MHz 133 MHz 133 MHz 133 MHz
Base Number Matches 1 1 1 1

Recommended Resources

Consult the files generated by megawizard in quartus to generate IP cores
I am using quartus 11.1, why is there no waveform in the file of IP core generated by megawizard? I remember that when I used the old version of quartus in school, there was an ip port operation wavef...
melody881019 FPGA/CPLD
About μC/TCP-IP Network Protocol Stack
Is it better to port μC/TCP-IP or lwip to μC/OS-II? I see that most of them are ported to lwip. Does lwip have richer network layer functions? Can the μC/TCP-IP network protocol stack send IP broadcas...
startwar2011 Embedded System
Our company processes 1-8 layers of PCB circuit boards/circuit boards
Our company is a new type of enterprise specializing in PCB circuit board production / proofing. The lowest proofing price is 50 yuan for one " 5CM*5CM within 0.8 ~ 1.6 10PCS lead tin spraying". Our c...
syjpcb888 Microchip MCU
Systick issue with msp432p401r
Question 1: Do I need to set the output to set the second function of the crystal oscillator pin? Question 2: Can I use external high-speed and low-speed clocks at the same time? Question 3: Can I fin...
z317946208 Microcontroller MCU
Hey guys, why do I keep getting errors when compiling assembly language with keil?
;******************************************************** ONE initializes ORG 0 SJMP ONE ORG 0003H LJMP ELEVEN ORG 000BH LJMP NINE ORG 001BH LJMP TEN ONE:LED12 EQU 30H ;Digital tube 12 displays cache ...
123collin 51mcu
[TI Classic] 30 Examples of Power Switch Design Tips
[i=s]This post was last edited by dontium on 2015-1-23 11:35[/i] [align=left][color=black][font=黑体][size=10.5pt]Dear friends[/size][/font][/color]:) Here is a book about power switch secrets~~~~~~[/al...
德州仪器 Analogue and Mixed Signal

Popular Articles

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2561  2904  2215  1853  740  52  59  45  38  15 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号