EEWORLDEEWORLDEEWORLD

Part Number

Search

2305-1DC

Description
PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8
Categorylogic    logic   
File Size183KB,12 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

2305-1DC Overview

PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8

2305-1DC Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Parts packaging codeSOIC
package instructionSOP, SOP8,.25
Contacts8
Reach Compliance Code_compli
series2305
Input adjustmentSTANDARD
JESD-30 codeR-PDSO-G8
JESD-609 codee0
length4.9 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
MaximumI(ol)0.008 A
Humidity sensitivity level1
Number of functions1
Number of inverted outputs
Number of terminals8
Actual output times4
Maximum operating temperature70 °C
Minimum operating temperature
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP8,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE
power supply3.3 V
propagation delay (tpd)0.35 ns
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.25 ns
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
width3.9 mm
minfmax133 MHz
Base Number Matches1
IDT2305
3.3V ZERO DELAY CLOCK BUFFER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V ZERO DELAY
CLOCK BUFFER
FEATURES:
IDT2305
Phase-Lock Loop Clock Distribution
10MHz to 133MHz operating frequency
Distributes one clock input to one bank of five outputs
Zero Input-Output Delay
Output Skew < 250ps
Low jitter <200 ps cycle-to-cycle
IDT2305-1 for Standard Drive
IDT2305-1H for High Drive
No external RC network required
Operates at 3.3V V
DD
Power down mode
Available in SOIC/TSSOP packages
DESCRIPTION:
The IDT2305 is a high-speed phase-lock loop (PLL) clock buffer,
designed to address high-speed clock distribution applications. The zero
delay is achieved by aligning the phase between the incoming clock and
the output clock, operable within the range of 10 to 133MHz.
The IDT2305 is an 8-pin version of the IDT2309. IDT2305 accepts one
reference input, and drives out five low skew clocks. The -1H version of this
device operates, up to 133MHz frequency and has a higher drive than the
-1 device. All parts have on-chip PLLs which lock to an input clock on the
REF pin. The PLL feedback is on-chip and is obtained from the CLKOUT
pad. In the absence of an input clock, the IDT2305 enters power down. In
this mode, the device will draw less than 25
μA,
the outputs are tri-stated,
and the PLL is not running, resulting in a significant reduction of power.
The IDT2305 is characterized for both Industrial and Commercial
operation.
FUNCTIONAL BLOCK DIAGRAM
8
CLKOUT
PLL
REF
1
Control
Logic
3
CLK1
2
CLK2
5
CLK3
7
CLK4
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2010
Integrated Device Technology, Inc.
MAY 2010
DSC 5174/8

2305-1DC Related Products

2305-1DC 2305-1DCI 2305-1HDCI 2305-1HDC
Description PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8 PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8 PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8 PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8
Is it Rohs certified? incompatible incompatible incompatible incompatible
Parts packaging code SOIC SOIC SOIC SOIC
package instruction SOP, SOP8,.25 SOP, SOP8,.25 SOP, SOP8,.25 SOP, SOP8,.25
Contacts 8 8 8 8
Reach Compliance Code _compli _compli _compli _compli
series 2305 2305 2305 2305
Input adjustment STANDARD STANDARD STANDARD STANDARD
JESD-30 code R-PDSO-G8 R-PDSO-G8 R-PDSO-G8 R-PDSO-G8
JESD-609 code e0 e0 e0 e0
length 4.9 mm 4.9 mm 4.9 mm 4.9 mm
Logic integrated circuit type PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
MaximumI(ol) 0.008 A 0.008 A 0.012 A 0.012 A
Humidity sensitivity level 1 1 1 1
Number of functions 1 1 1 1
Number of terminals 8 8 8 8
Actual output times 4 4 4 4
Maximum operating temperature 70 °C 85 °C 85 °C 70 °C
Output characteristics 3-STATE 3-STATE 3-STATE 3-STATE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SOP SOP SOP SOP
Encapsulate equivalent code SOP8,.25 SOP8,.25 SOP8,.25 SOP8,.25
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE
power supply 3.3 V 3.3 V 3.3 V 3.3 V
propagation delay (tpd) 0.35 ns 0.35 ns 0.35 ns 0.35 ns
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.25 ns 0.25 ns 0.25 ns 0.25 ns
Maximum seat height 1.75 mm 1.75 mm 1.75 mm 1.75 mm
Maximum supply voltage (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V
Minimum supply voltage (Vsup) 3 V 3 V 3 V 3 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES
Temperature level COMMERCIAL INDUSTRIAL INDUSTRIAL COMMERCIAL
Terminal surface Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
Terminal form GULL WING GULL WING GULL WING GULL WING
Terminal pitch 1.27 mm 1.27 mm 1.27 mm 1.27 mm
Terminal location DUAL DUAL DUAL DUAL
width 3.9 mm 3.9 mm 3.9 mm 3.9 mm
minfmax 133 MHz 133 MHz 133 MHz 133 MHz
Base Number Matches 1 1 1 1
The role of adding RC to the DSP signal output
DSP is a 3.3V system. In the design, an RC circuit is usually added to the EPWM end of the DSP. Personally, I think this circuit has two functions. One is to block high frequencies, and the other is t...
安_然 DSP and ARM Processors
Identify which USB keyboard the key came from
How can I tell which USB keyboard the keys come from? Please give me some detailed instructions....
fkuepl051 Embedded System
CC430F5137 and MLX non-contact temperature measurement, using software to simulate IIc communication, always debugging and not working, no ack, feeling...
Hello students, I've been working on non-contact temperature measurement with cc430f5137 and mlx90614 recently. I've tried both software simulation IIc and hardware IIc modules, but I can't receive th...
liutingkd Microcontroller MCU
I would like to ask the experts about the frequency of ZigBee node receiving data under the Z-stack protocol stack.
I recently did a small test (Z-STACK2.5.1 for the protocol stack and CC2530 for the platform). It was like this: there were three devices in the network (a coordinator, four routers and a terminal). T...
lychee_fly RF/Wirelessly
FPGA instantiation issues
Dear experts, I have a question, as follows: module test(A,B,C) endmodule test t1(.A(AX),.B(BX),.C(CX))As shown above, the test module is instantiated, but I did not give values for A, B, and C, which...
bioger FPGA/CPLD
STC12C5A60S2 Chinese version
STC12C5A60S2 Chinese version...
baojiangong FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1078  1700  804  456  2161  22  35  17  10  44 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号