EEWORLDEEWORLDEEWORLD

Part Number

Search

NAND512W4B3AZA1F

Description
32MX16 FLASH 3V PROM, 35ns, PBGA63, 9.50 X 12 MM, 1 MM HEIGHT, 0.80 MM PITCH, ROHS COMPLIANT, VFBGA-63
Categorystorage    storage   
File Size999KB,59 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Environmental Compliance
Download Datasheet Parametric View All

NAND512W4B3AZA1F Overview

32MX16 FLASH 3V PROM, 35ns, PBGA63, 9.50 X 12 MM, 1 MM HEIGHT, 0.80 MM PITCH, ROHS COMPLIANT, VFBGA-63

NAND512W4B3AZA1F Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerSTMicroelectronics
Parts packaging codeBGA
package instructionTFBGA, BGA63,10X12,32
Contacts63
Reach Compliance Codecompliant
ECCN code3A991.B.1.A
Maximum access time35 ns
command user interfaceYES
Data pollingNO
JESD-30 codeR-PBGA-B63
length12 mm
memory density536870912 bit
Memory IC TypeFLASH
memory width16
Number of functions1
Number of departments/size512
Number of terminals63
word count33554432 words
character code32000000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize32MX16
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Encapsulate equivalent codeBGA63,10X12,32
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
page size1K words
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3/3.3 V
Programming voltage3 V
Certification statusNot Qualified
ready/busyYES
Maximum seat height1.05 mm
Department size64K
Maximum standby current0.00005 A
Maximum slew rate0.02 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)2.7 V
Nominal supply voltage (Vsup)3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
switch bitNO
width9.5 mm
NAND512-B, NAND01G-B NAND02G-B
NAND04G-B NAND08G-B
512 Mbit, 1 Gbit, 2 Gbit, 4 Gbit, 8 Gbit
2112 Byte/1056 Word Page, 1.8V/3V, NAND Flash Memory
PRELIMINARY DATA
FEATURES SUMMARY
HIGH DENSITY NAND FLASH MEMORIES
– Up to 8 Gbit memory array
– Up to 64Mbit spare area
– Cost effective solutions for mass storage
applications
NAND INTERFACE
– x8 or x16 bus width
– Multiplexed Address/ Data
– Pinout compatibility for all densities
SUPPLY VOLTAGE
– 1.8V device: V
DD
= 1.7 to 1.95V
– 3.0V device: V
DD
= 2.7 to 3.6V
PAGE SIZE
– x8 device: (2048 + 64 spare) Bytes
– x16 device: (1024 + 32 spare) Words
BLOCK SIZE
– x8 device: (128K + 4K spare) Bytes
– x16 device: (64K + 2K spare) Words
PAGE READ / PROGRAM
– Random access: 25µs (max)
– Sequential access: 50ns (min)
– Page program time: 300µs (typ)
COPY BACK PROGRAM MODE
– Fast page copy without external buffering
CACHE PROGRAM AND CACHE READ
MODES
– Internal Cache Register to improve the
program and read throughputs
FAST BLOCK ERASE
– Block erase time: 2ms (typ)
STATUS REGISTER
ELECTRONIC SIGNATURE
CHIP ENABLE ‘DON’T CARE’
– for simple interface with microcontroller
AUTOMATIC PAGE 0 READ AT POWER-UP
– Boot from NAND support
SERIAL NUMBER OPTION
Figure 1. Packages
TSOP48 12 x 20mm
USOP48 12 x 17 x 0.65mm
FBGA
VFBGA63 9.5 x 12 x 1mm
TFBGA63 9.5 x 12 x 1.2mm
LFBGA63 9.5 x 12 x 1.4mm
DATA PROTECTION
– Hardware and Software Block Locking
– Hardware Program/Erase locked during
Power transitions
DATA INTEGRITY
– 100,000 Program/Erase cycles
– 10 years Data Retention
RoHS COMPLIANCE
– Lead-Free Components are Compliant
with the RoHS Directive
DEVELOPMENT TOOLS
– Error Correction Code software and
hardware models
– Bad Blocks Management and Wear
Leveling algorithms
– PC Demo board with simulation software
– File System OS Native reference software
– Hardware simulation models
1/59
February 2005
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.
I would like to ask how LPC2478 runs an application with ucos at a non-zero position, and OSCtwSw() cannot pass. Thank you!
I would like to ask you, the same as the title, I run the application of the ucos-II system on LPC2478, there is no problem when it starts at the default configuration 0x00000000. Now I want to start ...
za5862 Real-time operating system RTOS
PSOC6 iDAC7 Test
PSOC6 supports two 7-bit current output DACs with six selectable output ranges. 337032 [/attach] [/align] Let's create a new project to see how the iDAC works. Open PSoC Creater and select File -> New...
littleshrimp MCU
[Video] In-depth understanding: Soc FPGA system performance 2
[color=#00ff][size=4]Introduction: Let's take a look at the interconnection between the CPU and FPGA in SoC FPGA and see how they affect the performance of our entire system. [/size][/color] [color=#0...
chenzhufly FPGA/CPLD
There is a problem with CCS4 "load program", please help...
In CCS4, "connect target" and "load program" are both grayed out, why is this? There is no problem compiling the project, and I can see the .out file in the "DEBUG" of the project file... Please help....
srun3000 DSP and ARM Processors
stc microcontroller eeprom
How to save the data when the power is off?...
huihuihaha 51mcu
Automotive Electronic/Electrical Architecture - Modeling and Evaluation of Real-Time Systems
The core content of "Modeling and Evaluation of Real-time Systems in Automotive Electronic/Electrical Architecture" is to model and evaluate within the scope of automotive electronic/electrical archit...
arui1999 Download Centre

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2441  1129  776  2595  1487  50  23  16  53  30 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号