EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8672D20BE-500IT

Description
QDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, FPBGA-165
Categorystorage    storage   
File Size347KB,30 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS8672D20BE-500IT Overview

QDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, FPBGA-165

GS8672D20BE-500IT Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerGSI Technology
Parts packaging codeBGA
package instructionLBGA, BGA165,11X15,40
Contacts165
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time0.45 ns
Other featuresPIPELINE ARCHITECTURE
Maximum clock frequency (fCLK)500 MHz
I/O typeSEPARATE
JESD-30 codeR-PBGA-B165
length17 mm
memory density75497472 bit
Memory IC TypeQDR SRAM
memory width18
Number of functions1
Number of terminals165
word count4194304 words
character code4000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize4MX18
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
power supply1.5,1.8 V
Certification statusNot Qualified
Maximum seat height1.5 mm
Minimum standby current1.7 V
Maximum slew rate1.63 mA
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width15 mm
GS8672D20/38BE-633/550/500/450/400
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• 2.5 Clock Latency
• On-Chip ECC with virtually zero SER
• Simultaneous Read and Write SigmaQuad™ Interface
• JEDEC-standard package
• Dual Double Data Rate interface
• Byte Write Capability
• Burst of 4 Read and Write
• On-Die Termination (ODT) on Data (D), Byte Write (BW),
and Clock (K, K) outputs
• 1.8 V +100/–100 mV core power supply
• 1.5 V HSTL Interface
• Pipelined read operation
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• Pin-compatible with 36Mb and144Mb devices
• 165-bump, 15 mm x 17 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
72Mb SigmaQuad-II+
TM
Burst of 4 ECCRAM
TM
Clocking and Addressing Schemes
633 MHz–400 MHz
1.8 V V
DD
1.5 V I/O
The GS8672D20/38BE SigmaQuad-II+ ECCRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
inputs, not differential inputs to a single differential clock input
buffer.
Each internal read and write operation in a SigmaQuad-II+ B4
ECCRAM is four times wider than the device I/O bus. An
input data bus de-multiplexer is used to accumulate incoming
data before it is simultaneously written to the memory array.
An output data multiplexer is used to capture the data produced
from a single memory array read and then route it to the
appropriate output drivers as needed. Therefore the address
field of a SigmaQuad-II+ B4 ECCRAM is always two address
pins less than the advertised index depth (e.g., the 4M x18 has
a 1M addressable index).
On-Chip Error Correction Code
GSI's ECCRAMs implement an ECC algorithm that detects
and corrects all single-bit memory errors, including those
induced by Soft Error Rate (SER) events such as cosmic rays,
alpha particles. The resulting SER of these devices is
anticipated to be <0.002 FITs/Mb — a 5-order-of-magnitude
improvement over comparable SRAMs with no On-Chip ECC,
which typically have an SER of 200 FITs/Mb or more. SER
quoted above is based on reading taken at sea level.
However, the On-Chip Error Correction (ECC) will be
disabled if a “Half Write” operation is initiated. See the
Byte
Write Contol
section for further information.
SigmaQuad™ ECCRAM Overview
The GS8672D20/38BE are built in compliance with the
SigmaQuad-II+ ECCRAM pinout standard for Separate I/O
synchronous ECCRAMs. They are 75,497,472-bit (72Mb)
ECCRAMs. The GS8672D20/38BE SigmaQuad ECCRAMs
are just one element in a family of low power, low voltage
HSTL I/O ECCRAMs designed to operate at the speeds needed
to implement economical high performance networking
systems.
Parameter Synopsis
-633
tKHKH
tKHQV
1.57 ns
0.45 ns
-550
1.81 ns
0.45 ns
-500
2.0 ns
0.45 ns
-450
2.2 ns
0.45 ns
-400
2.5 ns
0.45 ns
Rev: 1.03a 6/2013
1/30
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
After 430 it is 51
Is this a coincidence or intentional? TI is very ambitious. After April 30th, it will be May 1st....
平行电 Talking
Controlsuite cannot be downloaded!
I have tried several times before, but why can't I download the zip of the controlsuite offline version from the TI official website? Or does anyone know where I can download it? Thanks in advance!...
科比乐布郎 Microcontroller MCU
Cubesuite+ can't find the solution to the code generator
[i=s]This post was last edited by xiaofeng916636 on 2014-8-2 23:49[/i] I used cubesuite+ before, and the code generator in it is very useful and saves a lot of time. After installing it again this tim...
啸风916636 Renesas Electronics MCUs
The company is about to go public, and we sincerely invite you to join us!
[p=25, null, left][color=rgb(51, 51, 51)][font=simsun][b][size=3]Senior Hardware Engineer[/size][/b][/font][/color][/p][p=25, null, left][color=rgb(51, 51, 51)][font=simsun]Job Responsibilities:[/font...
henanlanxin Talking about work
An error occurred when downloading a dual niosII core program to cfi flash. Is there a solution?
There is an error when downloading the dual niosII core program to cfi flash. Is there a solution? Sometimes I can only start the program of one core. The Internet says that it should be burned twice....
chaizhi FPGA/CPLD
I have a very weak question, haha
When I use an oscilloscope to see AC, it is AC when I turn it to AC mode. When I use DC mode, it should also be AC that appears in the upper and lower cycles of the zero axis, right? If the signal I r...
smartygt Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1436  386  2106  2481  603  29  8  43  50  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号