EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8170EW36GC-300I

Description
Standard SRAM, 512KX36, 5.5ns, CMOS, PBGA209, 14 X 22 MM, 1 MM PITCH, BGA-209
Categorystorage    storage   
File Size938KB,39 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance  
Download Datasheet Parametric View All

GS8170EW36GC-300I Overview

Standard SRAM, 512KX36, 5.5ns, CMOS, PBGA209, 14 X 22 MM, 1 MM PITCH, BGA-209

GS8170EW36GC-300I Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeBGA
package instructionLBGA,
Contacts209
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time5.5 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 codeR-PBGA-B209
JESD-609 codee1
length22 mm
memory density18874368 bit
Memory IC TypeSTANDARD SRAM
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals209
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512KX36
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.7 mm
Maximum supply voltage (Vsup)1.95 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
Preliminary
GS8170EW18/36/72C-333/300/250
209-Bump BGA
Commercial Temp
Industrial Temp
18Mb
Σ1x1
Early Write
SigmaRAM™ SRAM
250 MHz–333 MHz
1.8 V V
DD
1.8 V and 1.5 V I/O
Features
• Early Write mode
• User-configurable pipeline and flow through operation
• JEDEC-standard SigmaRAM
pinout and package
• 1.8 V +150/–100 mV core power supply
• 1.5 V or 1.8 V I/O supply
• Dual Cycle Deselect in Pipeline mode
• Synchronous Burst operation
• Fully coherent read and write pipelines
• Echo Clock outputs track data output drivers in Pipeline
mode
• ZQ mode pin for user-selectable output drive strength
• Byte write operation (9-bit bytes)
• 2 user-programmable chip enable inputs for easy depth
expansion.
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 209-bump, 14 mm x 22 mm, 1 mm bump pitch BGA package
• Pin-compatible with future 32Mb, 64Mb, and 128Mb devices
- 333
3.0 ns
1.6 ns
5 ns
5 ns
Bottom View
209-Bump, 14 mm x 22 mm BGA
1 mm Bump Pitch, 11 x 19 Bump Array
Pipeline mode
Flow Through mode
tKHKH
tKHQV
tKHKH
tKHQV
Functional Description
Because
ΣRAMs
are synchronous devices, address, data
inputs, and read/write control inputs are captured on the rising
edge of the input clock. Write cycles are internally self-timed
and initiated by the rising edge of the clock input. This feature
eliminates complex off-chip write pulse generation required by
asynchronous SRAMs and simplifies input signal timing.
A
ΣRAM
may be configured by the user to read in Pipeline or
Flow Through mode. In Pipeline mode, single data rate
ΣRAMs
incorporate a rising-edge-triggered output register. For
read cycles, a pipelined SRAM’s output data is staged at the
input of an edge-triggered output register during the access
cycle and then released to the output drivers at the next rising
edge of clock.
GS8170EW18/36/72C
ΣRAMs
are implemented with GSI's
high performance CMOS technology and are packaged in a
209-bump BGA.
SigmaRAM Family Overview
GS8170EW18/36/72 SigmaRAMs (ΣRAM
™)
are built in
compliance with the
ΣRAM
pinout standard for synchronous
SRAMs. They are 18,874,368-bit (18Mb) SRAMs. These are
the first in a family of wide, very low voltage CMOS I/O
SRAMs designed to operate at the speeds needed to implement
economical high performance networking systems.
GSI's
ΣRAMs
are offered in a number of configurations that
emulate other synchronous SRAMs, such as Burst RAMs,
NBT, Late Write, or Double Data Rate (DDR) SRAMs. The
logical differences between the protocols employed by these
RAMs hinge mainly on various combinations of address
bursting, output data registering and write cueing. The
ΣRAM
family standard allows a user to implement the interface
protocol best suited to the task at hand.
Rev: 1.00d 6/2002
1/39
© 2002, Giga Semiconductor, Inc.
Specifications cited are design targets and are subject to change without notice. For latest documentation contact your GSI representative.
MSP430 UART communication receives garbled characters through the serial debugging assistant, but receives single characters normally
[i=s]This post was last edited by topszk on 2013-12-28 12:26[/i] I wrote a simple serial communication program using MSP430F149. The process is very simple. After receiving the data sent by the serial...
topszk Microcontroller MCU
Does anyone know how to add Chinese characters to 99SE?
Who can do it? If you can, tell me and add the steps....
天使疯子 Embedded System
S3C2410 core board problem
S3C2410 core board problem: I have a 2410 development board, which has a 2410 core board and a NorFlash (SST39VF1601) on it. I can't operate NorFlash successfully in the debugging state, such as readi...
happyjinwen Embedded System
[Embedded Training] Lingyang Aipu training materials are released - network programming, C++, QT programming, data structure and algorithm
Lingyang Aipu training materials are released - network programming, C++, QT programming, data structure and algorithm...
37°男人 Embedded System
I want to use F2812 to make an audio signal acquisition, processing, and playback system
I want to use F2812 to make an audio signal acquisition, processing, and playback system I want to use F2812 to make an audio signal acquisition, processing, and playback system. I wonder if any exper...
qiang3a Analog electronics
The relationship between cec files and dir or sources!
It seems that during the generation of kernel image by Platform Builder, in addition to describing the position relationship of items in the catalog, the CEC file mainly uses environment variables to ...
zzwy Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 275  516  1714  282  1862  6  11  35  38  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号