EEWORLDEEWORLDEEWORLD

Part Number

Search

PHN210T,118

Description
Dual N-channel TrenchMOS intermediate level FET
CategoryDiscrete semiconductor    The transistor   
File Size84KB,7 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Environmental Compliance
Download Datasheet Parametric Compare View All

PHN210T,118 Overview

Dual N-channel TrenchMOS intermediate level FET

PHN210T,118 Parametric

Parameter NameAttribute value
Brand NameNXP Semiconduc
Is it Rohs certified?conform to
MakerNXP
Parts packaging codeSOIC
package instructionSMALL OUTLINE, R-PDSO-G8
Contacts8
Manufacturer packaging codeSOT96-1
Reach Compliance Codecompli
ECCN codeEAR99
Other featuresLOGIC LEVEL COMPATIBLE
Avalanche Energy Efficiency Rating (Eas)13 mJ
ConfigurationSEPARATE, 2 ELEMENTS WITH BUILT-IN DIODE
Minimum drain-source breakdown voltage30 V
Maximum drain current (Abs) (ID)3.4 A
Maximum drain current (ID)3.4 A
Maximum drain-source on-resistance0.1 Ω
FET technologyMETAL-OXIDE SEMICONDUCTOR
JEDEC-95 codeMS-012AA
JESD-30 codeR-PDSO-G8
JESD-609 codee4
Humidity sensitivity level1
Number of components2
Number of terminals8
Operating modeENHANCEMENT MODE
Maximum operating temperature150 °C
Package body materialPLASTIC/EPOXY
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)260
Polarity/channel typeN-CHANNEL
Maximum power dissipation(Abs)1.3 W
Maximum pulsed drain current (IDM)14 A
Certification statusNot Qualified
surface mountYES
Terminal surfaceNickel/Palladium/Gold (Ni/Pd/Au)
Terminal formGULL WING
Terminal locationDUAL
Maximum time at peak reflow temperature30
transistor applicationsSWITCHING
Transistor component materialsSILICON
Philips Semiconductors
Product specification
Dual N-channel enhancement mode
TrenchMOS
TM
transistor
FEATURES
• Dual device
• Low threshold voltage
• Fast switching
• Logic level compatible
• Surface mount package
PHN210T
SYMBOL
d1 d1
d2 d2
QUICK REFERENCE DATA
V
DS
= 30 V
I
D
= 3.4 A
R
DS(ON)
100 mΩ (V
GS
= 10 V)
R
DS(ON)
200 mΩ (V
GS
= 4.5 V)
s1
g1
s2 g2
GENERAL DESCRIPTION
Dual N-channel enhancement
mode field-effect transistor in a
plastic envelope using ’trench’
technology.
Applications:-
• Motor and relay drivers
• d.c. to d.c. converters
• Logic level translator
The PHN210T is supplied in the
SOT96-1 (SO8) surface mounting
package.
PINNING
PIN
1
2
3
4
5,6
7,8
DESCRIPTION
source 1
gate 1
source 2
gate 2
drain 2
drain 1
SOT96-1
8
7
6
5
pin 1 index
1
2
3
4
LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134)
SYMBOL
V
DS
V
DS
V
DGR
V
GS
I
D
I
D
I
DM
P
tot
T
stg
, T
j
PARAMETER
Repetitive peak drain-source
voltage
Continuous drain-source voltage
Drain-gate voltage
Gate-source voltage
Drain current per MOSFET
1
Drain current per MOSFET (both
MOSFETs conducting)
1
Drain current per MOSFET (pulse
peak value)
Total power dissipation (either or
both MOSFETs conducting)
1
Storage & operating temperature
CONDITIONS
T
j
= 25 ˚C to 150˚C
R
GS
= 20 kΩ
T
a
= 25 ˚C
T
a
= 70 ˚C
T
a
= 25 ˚C
T
a
= 70 ˚C
T
a
= 25 ˚C
T
a
= 25 ˚C
T
a
= 70 ˚C
MIN.
-
-
-
-
-
-
-
-
-
-
-
- 65
MAX.
30
30
30
±
20
3.4
2.8
2.4
1.9
14
2
1.3
150
UNIT
V
V
V
V
A
A
A
A
A
W
W
˚C
1
Surface mounted on FR4 board, t
10 sec
March 1999
1
Rev 1.000

PHN210T,118 Related Products

PHN210T,118 PHN210T
Description Dual N-channel TrenchMOS intermediate level FET Dual N-channel enhancement mode
Is it Rohs certified? conform to conform to
Maker NXP NXP
Parts packaging code SOIC SOIC
package instruction SMALL OUTLINE, R-PDSO-G8 PLASTIC, SOP-8
Contacts 8 8
Reach Compliance Code compli compli
ECCN code EAR99 EAR99
Other features LOGIC LEVEL COMPATIBLE LOGIC LEVEL COMPATIBLE
Avalanche Energy Efficiency Rating (Eas) 13 mJ 13 mJ
Configuration SEPARATE, 2 ELEMENTS WITH BUILT-IN DIODE SEPARATE, 2 ELEMENTS WITH BUILT-IN DIODE
Minimum drain-source breakdown voltage 30 V 30 V
Maximum drain current (Abs) (ID) 3.4 A 3.4 A
Maximum drain current (ID) 3.4 A 3.4 A
Maximum drain-source on-resistance 0.1 Ω 0.1 Ω
FET technology METAL-OXIDE SEMICONDUCTOR METAL-OXIDE SEMICONDUCTOR
JEDEC-95 code MS-012AA MS-012AA
JESD-30 code R-PDSO-G8 R-PDSO-G8
JESD-609 code e4 e4
Humidity sensitivity level 1 1
Number of components 2 2
Number of terminals 8 8
Operating mode ENHANCEMENT MODE ENHANCEMENT MODE
Maximum operating temperature 150 °C 150 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
Package shape RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE SMALL OUTLINE
Peak Reflow Temperature (Celsius) 260 260
Polarity/channel type N-CHANNEL N-CHANNEL
Maximum power dissipation(Abs) 1.3 W 1.3 W
Maximum pulsed drain current (IDM) 14 A 14 A
Certification status Not Qualified Not Qualified
surface mount YES YES
Terminal surface Nickel/Palladium/Gold (Ni/Pd/Au) NICKEL PALLADIUM GOLD
Terminal form GULL WING GULL WING
Terminal location DUAL DUAL
Maximum time at peak reflow temperature 30 30
transistor applications SWITCHING SWITCHING
Transistor component materials SILICON SILICON
My experience in the electric competition: power supply and power
The power (power supply) direction is mainly hardware-based, and students who work on hardware are often required to make decisions. Therefore, when debugging circuits, hardware students must think ab...
弋云天 Electronics Design Contest
TouchGFX design (round screen display effect)
After seeing the news that TouchGFX is free, I downloaded it and tried it out right away. I used the STM32L4R9 development board. Through TouchGFX, I can directly generate code and burn code to develo...
John20190401 stm32/stm8
Graphics Controls
Has anyone written their own graphics control in WinCE? For example, a heart-shaped button or something. Please give me some advice, thank you!...
watersondf Embedded System
15-TCP protocol (half-open)
[b]1. Half-Open[/b][indent][p=22, null, left][color=rgb(153, 153, 153)]If one side has been closed or abnormally terminated, and the other side is unaware of this, the connection is called half-open. ...
兰博 Embedded System
Analog Devices Dialogue 204-2015 Bound Bookmark Edition
[i=s] This post was last edited by 5zhidandelion on 2015-11-3 18:15 [/i] Bookmarked on the official basis. The file is too big to put on Baidu network disk. Link: Link: [url=http://pan.baidu.com/s/1qW...
5之蒲公英 ADI Reference Circuit
Simple integrated operational amplifier
The integrated operational amplifier (hereinafter referred to as the integrated operational amplifier) is a multi-stage direct-coupled amplifier circuit with high voltage gain, high input resistance a...
fish001 Analogue and Mixed Signal

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2755  2099  1028  2158  1105  56  43  21  44  23 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号