EEWORLDEEWORLDEEWORLD

Part Number

Search

74HCT259BQ,115

Description
HC/UH SERIES, LOW LEVEL TRIGGERED D LATCH, TRUE OUTPUT, PDSO16
Categorylogic    logic   
File Size162KB,22 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Environmental Compliance
Download Datasheet Parametric View All

74HCT259BQ,115 Overview

HC/UH SERIES, LOW LEVEL TRIGGERED D LATCH, TRUE OUTPUT, PDSO16

74HCT259BQ,115 Parametric

Parameter NameAttribute value
Source Url Status Check Date2013-06-14 00:00:00
Brand NameNXP Semiconduc
Is it Rohs certified?conform to
MakerNXP
Parts packaging codeQFN
package instruction2.50 X 3.50, 0.85 MM HEIGHT, PLASTIC, MO-241, SOT-763-1, VQFN-16
Contacts16
Manufacturer packaging codeSOT763-1
Reach Compliance Codecompli
Base Number Matches1
74HC259; 74HCT259
8-bit addressable latch
Rev. 5 — 7 August 2012
Product data sheet
1. General description
The 74HC259; 74HCT259 are high-speed Si-gate CMOS devices and are pin compatible
with Low-power Schottky TTL (LSTTL). They are specified in compliance with JEDEC
standard No. 7-A.
The 74HC259; 74HCT259 are high-speed 8-bit addressable latches designed for
general-purpose storage applications in digital systems. They are multifunctional devices
capable of storing single-line data in eight addressable latches. They provide a 3-to-8
decoder and multiplexer function with active HIGH outputs (Q0 to Q7). They also
incorporate an active LOW common reset (MR) for resetting all latches as well as an
active LOW enable input (LE).
The 74HC259; 74HCT259 has four modes of operation:
Addressable latch mode, in this mode data on the data line (D) is written into the
addressed latch. The addressed latch follows the data input with all non-addressed
latches remaining in their previous states.
Memory mode, in this mode all latches remain in their previous states and are
unaffected by the data or address inputs.
Demultiplexing mode (or 3-to-8 decoding), in this mode the addressed output follows
the state of the data input (D) with all other outputs in the LOW state.
Reset mode, in this mode all outputs are LOW and unaffected by the address inputs
(A0 to A2) and data input (D).
When operating the 74HC259; 74HCT259 as an address latch, changing more than one
address bit could impose a transient wrong address. Therefore, this should only be done
while in the Memory mode.
2. Features and benefits
Combined demultiplexer and 8-bit latch
Serial-to-parallel capability
Output from each storage bit available
Random (addressable) data entry
Easily expandable
Common reset input
Useful as a 3-to-8 active HIGH decoder
Input levels:
For 74HC259: CMOS level
For 74HCT259: TTL level

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2197  2895  96  188  1208  45  59  2  4  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号