EEWORLDEEWORLDEEWORLD

Part Number

Search

HY5V22F-55I

Description
Synchronous DRAM, 4MX32, 5ns, CMOS, PBGA90, 0.80 MM PITCH, FBGA-90
Categorystorage    storage   
File Size292KB,14 Pages
ManufacturerSK Hynix
Websitehttp://www.hynix.com/eng/
Download Datasheet Parametric View All

HY5V22F-55I Overview

Synchronous DRAM, 4MX32, 5ns, CMOS, PBGA90, 0.80 MM PITCH, FBGA-90

HY5V22F-55I Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerSK Hynix
Parts packaging codeBGA
package instructionTFBGA, BGA90,9X15,32
Contacts90
Reach Compliance Codeunknown
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Maximum access time5 ns
Other featuresAUTO/SELF REFRESH
Maximum clock frequency (fCLK)183 MHz
I/O typeCOMMON
interleaved burst length1,2,4,8
JESD-30 codeR-PBGA-B90
length13 mm
memory density134217728 bit
Memory IC TypeSYNCHRONOUS DRAM
memory width32
Number of functions1
Number of ports1
Number of terminals90
word count4194304 words
character code4000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize4MX32
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Encapsulate equivalent codeBGA90,9X15,32
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3.3 V
Certification statusNot Qualified
refresh cycle4096
Maximum seat height1.2 mm
self refreshYES
Continuous burst length1,2,4,8,FP
Maximum standby current0.001 A
Maximum slew rate0.22 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width8 mm
HY57V283220T-I/ HY5V22F-I
4 Banks x 1M x 32Bit Synchronous DRAM
DESCRIPTION
The Hynix HY57V283220T-I / HY5V22F-I is a 134,217,728-bit CMOS Synchronous DRAM, ideally suited for the mem-
ory applications which require wide data I/O and high bandwidth. HY57V283220T-I / HY5V22F-I is organized as
4banks of 1,048,576x32.
HY57V283220T-I / HY5V22F-I is offering fully synchronous operation referenced to a positive edge of the clock. All
inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to
achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write
cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count
sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate
command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined
design is not restricted by a `2N` rule.)
FEATURES
JEDEC standard 3.3V power supply
All device pins are compatible with LVTTL interface
86TSOP-II, 90Ball FBGA with 0.8mm of pin pitch
All inputs and outputs referenced to positive edge of
system clock
Data mask function by DQM0,1,2 and 3
Internal four banks operation
Burst Read Single Write operation
Programmable CAS Latency ; 2, 3 Clocks
Auto refresh and self refresh
4096 refresh cycles / 64ms
Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
ORDERING INFORMATION
Part No.
HY57V283220(L)T-5I
HY5V22(L)F-5I
HY57V283220(L)T-55I
HY5V22(L)F-55I
HY57V283220(L)T-6I
HY5V22(L)F-6I
HY57V283220(L)T-7I
HY5V22(L)F-7I
HY57V283220(L)T-8I
HY5V22(L)F-8I
HY57V283220(L)T-PI
HY5V22(L)F-PI
HY57V283220(L)T-SI
HY5V22(L)F-SI
Clock Frequency
200MHz
183MHz
166MHz
143MHz
125MHz
100MHz
100MHz
Organization
4Banks x 1Mbits
x32
4Banks x 1Mbits
x32
4Banks x 1Mbits
x32
4Banks x 1Mbits
x32
4Banks x 1Mbits
x32
4Banks x 1Mbits
x32
4Banks x 1Mbits
x32
Interface
LVTTL
LVTTL
LVTTL
LVTTL
LVTTL
LVTTL
LVTTL
Package
86TSOP-II
90Ball FBGA
86TSOP-II
90Ball FBGA
86TSOP-II
90Ball FBGA
86TSOP-II
90Ball FBGA
86TSOP-II
90Ball FBGA
86TSOP-II
90Ball FBGA
86TSOP-II
90Ball FBGA
This document is a general product description and is subject to change without notice. Hynix Semiconductor Inc. does not assume
any responsibility for use of circuits described. No patent licenses are implied.
Rev. 0.6/Nov. 02

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2477  1201  2163  1509  392  50  25  44  31  8 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号