EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT74FCT543TPY8

Description
Registered Bus Transceiver, FCT Series, 1-Func, 8-Bit, True Output, CMOS, PDSO24, SSOP-24
Categorylogic    logic   
File Size83KB,7 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

IDT74FCT543TPY8 Overview

Registered Bus Transceiver, FCT Series, 1-Func, 8-Bit, True Output, CMOS, PDSO24, SSOP-24

IDT74FCT543TPY8 Parametric

Parameter NameAttribute value
MakerIDT (Integrated Device Technology)
Parts packaging codeSSOP
package instructionSSOP,
Contacts24
Reach Compliance Codeunknown
Other featuresINDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION; MASTER CONTROL FOR LATCH
seriesFCT
JESD-30 codeR-PDSO-G24
JESD-609 codee0
length8.2 mm
Load capacitance (CL)50 pF
Logic integrated circuit typeREGISTERED BUS TRANSCEIVER
Number of digits8
Number of functions1
Number of ports2
Number of terminals24
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, SHRINK PITCH
propagation delay (tpd)12.5 ns
Certification statusNot Qualified
Maximum seat height2 mm
Maximum supply voltage (Vsup)5.25 V
Minimum supply voltage (Vsup)4.75 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
width5.3 mm
IDT54/74FCT543T/AT/CT/DT
FAST CMOS OCTAL LATCHED TRANSCEIVER
MILITARY AND INDUSTRIAL TEMPERATURE RANGES
FAST CMOS
OCTAL LATCHED
TRANSCEIVER
FEATURES:
IDT54/74FCT543T/AT/CT/DT
Std., A, C, and D grades
Low input and output leakage
1µA (max.)
CMOS power levels
True TTL input and output compatibility:
– V
OH
= 3.3V (typ.)
– V
OL
= 0.3V (typ.)
High Drive outputs (-15mA I
OH
, 64mA I
OL
)
Meets or exceeds JEDEC standard 18 specifications
Military product compliant to MIL-STD-883, Class B and DESC
listed (dual marked)
Power off disable outputs permit "live insertion"
Available in the following packages:
– Industrial: SOIC, SSOP, QSOP
– Military: CERDIP, LCC
DESCRIPTION:
The FCT543T is a non-inverting octal transceiver built using an advanced
dual metal CMOS technology. This device contains two sets of eight D-type
latches with separate input and output controls for each set. For data flow
from A to B, for example, the A-to-B Enable (CEAB) input must be low in order
to enter data from A
0
–A
7
or to take data from B
0
–B
7
, as indicated in the
Function Table. With
CEAB
low, a low signal on the A-to-B Latch Enable
(LEAB) input makes the A-to-B latches transparent; a subsequent low-to-
high transition of the
LEAB
signal puts the A latches in the storage mode and
their outputs no longer change with the A inputs. With
CEAB
and
OEAB
both
low, the 3-state B output buffers are active and reflect the data present at the
output of the A latches. Control of data from B to A is similar, but uses the
CEBA, LEBA
and
OEBA
inputs.
FUNCTIONAL BLOCK DIAGRAM
DETAIL A
D
LE
A
0
Q
D
LE
Q
B
0
A
1
A
2
A
3
A
4
A
5
A
6
A
7
DETAIL A x 7
B
1
B
2
B
3
B
4
B
5
B
6
B
7
OEBA
OEAB
CEBA
LEBA
CEAB
LEAB
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND INDUSTRIAL TEMPERATURE RANGES
1
JUNE 2002
DSC-5489/2
© 2002 Integrated Device Technology, Inc.

IDT74FCT543TPY8 Related Products

IDT74FCT543TPY8 5962-01-413-0942 IDT74FCT543TQ8 IDT74FCT543TSO8 74FCT543DTQG8 5962-01-418-1009
Description Registered Bus Transceiver, FCT Series, 1-Func, 8-Bit, True Output, CMOS, PDSO24, SSOP-24 Registered Bus Transceiver, 1-Func, 8-Bit, True Output, CMOS, CDIP24 Registered Bus Transceiver, FCT Series, 1-Func, 8-Bit, True Output, CMOS, PDSO24, QSOP-24 Registered Bus Transceiver, FCT Series, 1-Func, 8-Bit, True Output, CMOS, PDSO24, SOIC-24 Registered Bus Transceiver, FCT Series, 1-Func, 8-Bit, True Output, CMOS, PDSO24, QSOP-24 Registered Bus Transceiver, 1-Func, 8-Bit, True Output, CMOS, CDIP24
Reach Compliance Code unknown not_compliant unknown unknown unknown not_compliant
JESD-30 code R-PDSO-G24 R-XDIP-T24 R-PDSO-G24 R-PDSO-G24 R-PDSO-G24 R-XDIP-T24
Logic integrated circuit type REGISTERED BUS TRANSCEIVER REGISTERED BUS TRANSCEIVER REGISTERED BUS TRANSCEIVER REGISTERED BUS TRANSCEIVER REGISTERED BUS TRANSCEIVER REGISTERED BUS TRANSCEIVER
Number of digits 8 8 8 8 8 8
Number of functions 1 1 1 1 1 1
Number of terminals 24 24 24 24 24 24
Maximum operating temperature 85 °C 125 °C 85 °C 85 °C 85 °C 125 °C
Minimum operating temperature -40 °C -55 °C -40 °C -40 °C -40 °C -55 °C
Output characteristics 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
Output polarity TRUE TRUE TRUE TRUE TRUE TRUE
Package body material PLASTIC/EPOXY CERAMIC PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY CERAMIC
encapsulated code SSOP DIP SSOP SOP SSOP DIP
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE, SHRINK PITCH IN-LINE SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE SMALL OUTLINE, SHRINK PITCH IN-LINE
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Nominal supply voltage (Vsup) 5 V 5 V 5 V 5 V 5 V 5 V
surface mount YES NO YES YES YES NO
technology CMOS CMOS CMOS CMOS CMOS CMOS
Temperature level INDUSTRIAL MILITARY INDUSTRIAL INDUSTRIAL INDUSTRIAL MILITARY
Terminal form GULL WING THROUGH-HOLE GULL WING GULL WING GULL WING THROUGH-HOLE
Terminal pitch 0.65 mm 2.54 mm 0.635 mm 1.27 mm 0.635 mm 2.54 mm
Terminal location DUAL DUAL DUAL DUAL DUAL DUAL
Parts packaging code SSOP - SOIC SOIC SOIC -
package instruction SSOP, - SSOP, SOP, SSOP, SSOP24,.24 DIP, DIP24,.3
Contacts 24 - 24 24 24 -
Other features INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION; MASTER CONTROL FOR LATCH - INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION; MASTER CONTROL FOR LATCH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION; MASTER CONTROL FOR LATCH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION; MASTER CONTROL FOR LATCH -
series FCT - FCT FCT FCT -
JESD-609 code e0 - e0 e0 e3 -
length 8.2 mm - 8.65 mm 15.4 mm 8.65 mm -
Number of ports 2 - 2 2 2 -
propagation delay (tpd) 12.5 ns - 12.5 ns 12.5 ns 5 ns -
Maximum seat height 2 mm - 1.75 mm 2.65 mm 1.75 mm -
Maximum supply voltage (Vsup) 5.25 V - 5.25 V 5.25 V 5.25 V -
Minimum supply voltage (Vsup) 4.75 V - 4.75 V 4.75 V 4.75 V -
Terminal surface TIN LEAD - TIN LEAD TIN LEAD Matte Tin (Sn) - annealed -
width 5.3 mm - 3.9116 mm 7.5 mm 3.9116 mm -
Base Number Matches - 1 1 1 1 -

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 39  335  739  2293  186  1  7  15  47  4 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号