EEWORLDEEWORLDEEWORLD

Part Number

Search

531UB131M000DGR

Description
CMOS/TTL Output Clock Oscillator, 131MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531UB131M000DGR Overview

CMOS/TTL Output Clock Oscillator, 131MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531UB131M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency131 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Code Help 1
process(clk) begin --if (rising_edge(clk)) then if count< 4999999 then count<=count+1 ; else outled<= not outled; count<=0; end if; --end if; end process; 50MHZ CLK Without if (rising_edge(clk)), the ...
4027379 FPGA/CPLD
What interface is this???
[img]http://f:\aaaa[/img]...
woolsack Embedded System
Protel99SE Metal Slot Making
[p=35, null, left][backcolor=rgb(222, 240, 251)][color=rgb(74, 74, 74)][font=微软雅黑][size=14px]The correct way to draw a long groove in Protel 99 SE is to use the following figure to stack holes of Pad ...
PCBBCP PCB Design
2011 High-Tech Fair: How Chinese and Japanese manufacturers survive
Figure 1. Overview of Shenzhen High-Tech Fair Electronics Pavilion No. 2"If you are lucky, you only need one morality and not more, and it will be easier for you to cross the bridge." — Nietzsche“Japa...
思潇 Discrete Device
stm8s self-upgrade problem help
When doing IAP self-upgrade, I found the following problem. I followed the instructions to operate the lkf file. I found the following error: mcu_app.lkf:1 no default placement for segment .const. The...
terry_cui stm32/stm8
How do I understand the contents of this hex file?
如题: :200000000265A002720322FFFFFFFF028157FFFFFFFFFF02743812851BAE07E4FF128829B4 :20002000AF0622023D677427252AF582E43401F583E0FF74E2252AF582E43402F583EFF0E5 :20004000052AE52A2274272FF582E43401F583E0FE7...
随意 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 10  2104  205  2128  1304  1  43  5  27  34 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号