EEWORLDEEWORLDEEWORLD

Part Number

Search

531HA974M000DGR

Description
CMOS/TTL Output Clock Oscillator, 974MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

531HA974M000DGR Overview

CMOS/TTL Output Clock Oscillator, 974MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531HA974M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency974 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
vivi-bootloader issues
I posted the wrong section before, so I am reposting it here. There are multiple b 1b statements in the head.s file. What do they mean? As follows @ All LED on mov r1, #GPIO_CTL_BASE add r1, r1, #oGPI...
lanqier396 Embedded System
Some tips on power factor correction
1. What is power factor correction (PFC)? Power factor refers to the relationship between effective power and total power consumption (apparent power), that is, the ratio of effective power to total p...
qwqwqw2088 Analogue and Mixed Signal
Applications of high-speed digital-to-analog conversion (ADC)
[align=center][color=#000000]Application of high-speed digital-to-analog conversion (ADC)[/color][/align][align=center][color=#000000]2015/4/17 [email]enrich_you@qq.com[/email][/color][/align][align=l...
enrich_you ADI Reference Circuit
Win double gifts and "like" the goddess. WEBENCH invites you to comment with prizes!
[align=left][font=微软雅黑][size=3][color=#000000]Win double gifts, "like" the goddess, WEBENCH invites you to complain with prizes! A 200 yuan worth of Xiaoyi smart camera and a 149 yuan worth of mobile ...
eric_wang TI Technology Forum
TUSB9261 -- USB3.0 to SATA interface bridge chip programming guide
TUSB9261 is a USB 3.0 to SATA interface bridge chip from TI. The related reference materials are as follows: During use, because the SPI flash needs to be programmed, it involves certain steps. Many p...
Jacktang Microcontroller MCU
About the input stage of multi-channel acquisition cards
Ask for advice:I am currently working on a 64-channel acquisition board. The input is first connected to a voltage follower (OPA4187), and then through a two-stage analog switch (MUX508), it is input ...
心火烧 TI Technology Forum

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 299  2204  1688  1690  43  7  45  34  35  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号