EEWORLDEEWORLDEEWORLD

Part Number

Search

PH28F640L30T85

Description
Flash, 4MX16, 85ns, PBGA56, 0.75 MM PITCH, LEAD FREE, VFBGA-56
Categorystorage    storage   
File Size1MB,102 Pages
ManufacturerIntel
Websitehttp://www.intel.com/
Environmental Compliance
Download Datasheet Parametric View All

PH28F640L30T85 Overview

Flash, 4MX16, 85ns, PBGA56, 0.75 MM PITCH, LEAD FREE, VFBGA-56

PH28F640L30T85 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Parts packaging codeBGA
package instruction0.75 MM PITCH, LEAD FREE, VFBGA-56
Contacts56
Reach Compliance Codecompli
ECCN code3A991.B.1.A
Maximum access time85 ns
Other featuresSYNCHRONOUS BURST MODE OPERATION ALSO POSSIBLE
startup blockTOP
command user interfaceYES
Universal Flash InterfaceYES
Data pollingNO
JESD-30 codeR-PBGA-B56
JESD-609 codee1
length9 mm
memory density67108864 bi
Memory IC TypeFLASH
memory width16
Number of functions1
Number of departments/size4,63
Number of terminals56
word count4194304 words
character code4000000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-25 °C
organize4MX16
Package body materialPLASTIC/EPOXY
encapsulated codeVFBGA
Encapsulate equivalent codeBGA56,7X8,30
Package shapeRECTANGULAR
Package formGRID ARRAY, VERY THIN PROFILE, FINE PITCH
page size4 words
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
power supply1.8,2.5/3 V
Programming voltage1.8 V
Certification statusNot Qualified
Maximum seat height1 mm
Department size16K,64K
Maximum standby current0.000005 A
Maximum slew rate0.051 mA
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch0.75 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
switch bitNO
typeNOR TYPE
width7.7 mm
Base Number Matches1
Intel StrataFlash® Wireless Memory
(L30)
28F640L30, 28F128L30, 28F256L30
Datasheet
Product Features
High performance Read-While-Write/Erase
— 85 ns initial access
— 52 MHz with zero wait state, 17 ns clock-to-
data output synchronous-burst mode
— 25 ns asynchronous-page mode
— 4-, 8-, 16-, and continuous-word burst mode
— Burst suspend
— Programmable WAIT configuration
— Buffered Enhanced Factory Programming
(BEFP) at 5 µs/byte (Typ)
— 1.8 V low-power buffered programming at
7 µs/byte (Typ)
Architecture
— Asymmetrically-blocked architecture
— Multiple 8-Mbit partitions: 64-Mbit and 128-
Mbit devices
— Multiple 16-Mbit partitions: 256-Mbit devices
— Four 16-Kword parameter blocks: top or
bottom configurations
— 64-Kword main blocks
— Dual-operation: Read-While-Write (RWW) or
Read-While-Erase (RWE)
— Status register for partition and device status
Power
— V
CC
(core) = 1.7 V - 2.0 V
— V
CCQ
(I/O) = 2.2 V - 3.3 V
— Standby current: 30 µA (Typ) for 256-Mbit
— 4-Word synchronous read current: 16 mA (Typ)
at 52 MHz
— Automatic Power Savings mode
Security
— OTP space:
• 64 unique factory device identifier bits
• 64 user-programmable OTP bits
• Additional 2048 user-programmable OTP bits
— Absolute write protection: V
PP
= GND
— Power-transition erase/program lockout
— Individual zero-latency block locking
— Individual block lock-down
Software
— 20 µs (Typ) program suspend
— 20 µs (Typ) erase suspend
— Intel
®
Flash Data Integrator (FDI) optimized
— Basic Command Set (BCS) and Extended
Command Set (ECS) compatible
— Common Flash Interface (CFI) capable
Quality and Reliability
— Expanded temperature: –25° C to +85° C
— Minimum 100,000 erase cycles per block
— ETOX™ VIII process technology (0.13 µm)
Density and Packaging
— 64-, 128-, and 256-Mbit density in VF BGA
packages
— 128/0 and 256/0 Density in Stacked-CSP
— 16-bit wide data bus
The Intel StrataFlash
®
wireless memory (L30) product is the latest generation of Intel
StrataFlash
®
memory devices featuring flexible, multiple-partition, dual operation. It provides
high performance synchronous-burst read mode and asynchronous read mode using 1.8 V low-
voltage, multi-level cell (MLC) technology.
The multiple-partition architecture enables background programming or erasing to occur in one
partition while code execution or data reads take place in another partition. This dual-operation
architecture also allows a system to interleave code operations while program and erase
operations take place in the background.
The L30 device is manufactured using Intel
®
0.13 µm ETOX™ VIII process technology. It is
available in industry-standard chip scale packaging.
Order Number: 251903, Revision: 008
April 2005
The meaning and measurement method of noise
1. Definition of noise The noise factor is a measure of the messy signal added to the signal by the device under test (DUT) when the RF signal passes through it, mainly due to the irregular thermal mo...
btty038 RF/Wirelessly
LCD display problem
For MSP430 with LCD driving capability, is the method of lighting up a certain segment of LCD the same as the method of lighting up the digital tube?...
shanghaiwave Microcontroller MCU
The original Linux book series - it was a mistake, now you can download it...
I can't finish reading all the information I collected in my lifetime... 53 files... I wanted to sell it for 5.3, but it's only 5 after rounding it up, ha~~~ [Linux English Original Book Series].WILEY...
sjxu1982 MCU
A brief summary of the precautions for using the CC2650 kit (transferred)
[size=14px]1: If the development environment uses IAR 7.4, SDK version tirtos_simplelink_2_11_01_09, ble_cc26xx_2_00_00_42893. [/size] [size=14px]It is recommended to install it according to the defau...
Aguilera Analogue and Mixed Signal
Fourteen common problems in PCB design
[align=left][b] [/b][/align][align=left][b][font=微软雅黑]1. Overlap of pads [/font] [/b][/align][align=left] [/align][align=left][font=微软雅黑] [/font]1. Overlap of pads (except surface mount pads) means ov...
szjlczhang PCB Design
Design elements of integrated switches for dc/dc converters
TI's low-power DC/DC converter TPS6XXX and SWIFT (TPS54XXX) series of load-point step-down DC/DC converters achieve a peak efficiency of 97%. Synchronous rectification not only eliminates the cost inc...
geyong Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2197  2133  2648  2670  2165  45  43  54  44  36 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号