EEWORLDEEWORLDEEWORLD

Part Number

Search

BUS-61559-530

Description
MIL-STD-1553B NOTICE 2 ADVANCED INTEGRATED MUX HYBRIDS WITH ENHANCED RT FEATURES (AIM-HYer)
File Size46KB,4 Pages
ManufacturerETC1
Download Datasheet View All

BUS-61559-530 Overview

MIL-STD-1553B NOTICE 2 ADVANCED INTEGRATED MUX HYBRIDS WITH ENHANCED RT FEATURES (AIM-HYer)

BUS-61559 SERIES
MIL-STD-1553B NOTICE 2
ADVANCED INTEGRATED MUX HYBRIDS
WITH ENHANCED RT FEATURES (AIM-HY’er)
DESCRIPTION
DDC’s BUS-61559 series of Advanced
Integrated Mux Hybrids with enhanced
RT Features (AIM-HY’er) comprise a
complete interface between a micro-
processor and a MIL-STD-1553B
Notice 2 bus, implementing Bus
Controller (BC), Remote Terminal (RX,
and Monitor Terminal (MT) modes.
Packaged in a single 78-pin DIP or
82-pin flat package the BUS-61559
series contains dual low-power trans-
ceivers and encoder/decoders, com-
plete BC/RT/MT protocol logic, memory
management and interrupt logic, 8K x 16
of shared static RAM, and a direct,
buffered interface to a host processor bus.
buffers to provide a direct interface to
a host processor bus. Alternatively,
the buffers may be operated in a fully
transparent mode in order to interface
to up to 64K words of external shared
RAM and/or connect directly to a com-
ponent set supporting the 20 MHz
STANAG-3910 bus.
The memory management scheme
for RT mode prevails an option for
separation of broadcast data, in com-
pliance with 1553B Notice 2. A circu-
lar buffer option for RT message data
blocks offloads the host processor for
bulk data transfer applications.
FEATURES
Complete Integrated 1553B
Notice 2 Interface Terminal
Functlonal Superset of BUS-
61553 AlM-HYSeries
Internal Address and Data
Buffers for Dlrect Interface to
Processor Bus
RT Subaddress Circular Buffers
to Support Bulk Data Transfers
Another feature besides those listed
The BUS-61559 includes a number of
to the right, is a transmitter inhibit con-
advanced features in support of
trol for the individual bus channels.
MIL-STD-1553B Notice 2 and STANAG
3838. Other salient features of the The BUS-61559 series hybrids oper-
BUS-61559 serve to provide the bene- ate over the full military temperature
fits of reduced board space require- range of -55 to +125”C and MIL-PRF-
ments enhanced software flexibility, 38534 processing is available. The
and reduced host processor overhead hybrids are ideal for demanding mili-
tary and industrial microprocessor-to-
The BUS-61559 contains internal
1553 applications
address latches and bidirectional data
Optlonal Separatlon of
RT Broadcast Data
Internal Interrupt Status and
Time Tag Registers
Internal ST Command
Illegalization
MIL-PRF-38534 Processing
Available
(ILLEGALIZATION ILLENA
ENABLE)
ILLEGALLIZATION
LOGIC
8K x 16
DUAL
PORT
RAM
BUS-25679
8
1
7
2
5
4
3
TX_INH_A
CLK IN (16MHz)
LOW-POWER
TRANSCEIVER
A
DUAL
ENCODER/
DECODER
BC/RT/MT
PROTOCOL
LOW-POWER
TRANSCEIVER
A
MEMORY DATA
DATA
BUFFERS*
D15-D∅
(PROCESSOR
DATA)
BUS-25679
8
1
7
2
5
4
3
TX_INH_A
(RT ADDRESS)
(BROADCAST
ENABLE)
(RTFAIL,
RTFLAG)
(BROADCAST,
MESSAGE
TIMING, DATA
STROBE AND ERROR
INDICATORS)
MEMORY ADDRESS
ADDRESS
LATCHES/
BUFFERS*
A15-A∅
(PROCESSOR
ADDRESS)
LATCH
CONTROL)
ADDR_LAT
(ADDRESS
RTAD 4-∅, RTADP
BRO_ENA
RTFAIL
RTFLAG
BCSTRCV, CMD_STR, TXDTA_STR
RXDTA_STR, MSG_ERR, INCMD
TRANSPARENT/BUFFERED, MSTCLR,
STRBD, SELECT, MEM/REG, RD/WR
MEMORY
IOEN, READYD
MANAGEMENT,
INT
SHARED
MEMEN-OUT,MEMWR, MEMOE
RAM/
PROCESSOR
MEMENA-IN
INTERFACE,
SSFLAG
INTERRUPT
LOGIC
TAGCLK
(PROCESSOR
CONTROL)
(INTERRUPT
REQUEST)
(MEMORY
CONTROL)
(SUBSYSTEM
FLAG)
(TIME TAG
CLOCK)
BU-61559 BLOCK DIAGRAM
© 1990, 1999 Data Device Corporation
PCB板的規格計算
請問一塊PCB板有哪些規格?怎樣計算一塊PCB板的功率?IC器件的功率從DATASHEET中就可以查到,但是電路中的電容、電感、電阻等一些元件的耗能怎樣計算呢?...
zhonghuadianzie PCB Design
This distance is less than 0.254mm.
How to modify the rules for this warning? Thanks!...
chenbingjy PCB Design
Cyclone V Hard Memory Controller Compilation Issue
When designing hard memory controller logic using the Cyclone V 5CEFA7F31I7 chip, the compilation succeeds when the first hard memory controller (BANK 3B/4A) is used, but fails when the second hard me...
nc6836948 FPGA/CPLD
Who has the BroadLink DNA Kit?
I would like to ask, does anyone have the development tools for this theme, preferably a fully documented SDK development package? You can apply for it on the official website, but registration requir...
yvhxaypm stm32/stm8
IAR for MSP430 5.5 installation software and crack package
[size=4]Thanks to cxg2638 for sharing. The size of the package uploaded to the forum is limited. cxg2638 uploaded 15 packages. Thank you for your hard work! [/size] I combined the two posts of downloa...
wstt Microcontroller MCU
High Voltage Chip Capacitors
高压贴片电容 高压贴片电容又名陶瓷多层片式电容器,是一种用陶瓷粉生产技术, 内部为贵金属钯金,用高温烧结法将银镀在陶瓷上作为电极制成。 产品分为高频瓷介NPO(COG)和低频瓷介X7R两种材质。 NPO具有小的封装体积,高耐温度系数的电容,高频性能好, 用于高稳定振荡回路中,作为电路滤波电容。X7R瓷介电容器限于在工作普通频率的回路中作旁路或隔直流用, 或对稳定性和损耗要求不高的场合,这种电容器不...
a415998493 Automotive Electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 553  397  1002  2753  2914  12  8  21  56  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号