EEWORLDEEWORLDEEWORLD

Part Number

Search

PUMA68S4000/AI-35

Description
SRAM Module, 128KX32, 35ns, CMOS, PLASTIC, LCC-68
Categorystorage    storage   
File Size134KB,9 Pages
ManufacturerMOSAIC
Websitehttp://www.mosaicsemi.com/
Download Datasheet Parametric View All

PUMA68S4000/AI-35 Overview

SRAM Module, 128KX32, 35ns, CMOS, PLASTIC, LCC-68

PUMA68S4000/AI-35 Parametric

Parameter NameAttribute value
MakerMOSAIC
Parts packaging codeQMA
package instruction,
Contacts68
Reach Compliance Codeunknown
ECCN code3A991.B.2.A
Maximum access time35 ns
Other featuresALSO CONFIGURABLE AS 512K X 8
Spare memory width16
JESD-30 codeR-XQMA-J68
memory density4194304 bit
Memory IC TypeSRAM MODULE
memory width32
Number of functions1
Number of terminals68
word count131072 words
character code128000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize128KX32
Package body materialUNSPECIFIED
Package shapeRECTANGULAR
Package formMICROELECTRONIC ASSEMBLY
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formJ BEND
Terminal locationQUAD
128K x 32 SRAM MODULE
PUMA 68S4000/A - 020/025/35/45
11403 West Bernado Court, Suite 100, San Diego, CA 92127.
Tel No: (001) 858 674 2233, Fax No: (001) 858 674 2230
Issue 4.4 : December 1999
Features
• Fast Access Times of 20 ,25, 35 and 45 ns.
• JEDEC 68 'J' leaded plastic surface mount Substrate
• Industrial or Military Grade.
• Upgradeable footprint.
• User Configurable as 8 / 16 / 32 bit wide output.
• Operating Power
Low Power Standby
-L Version
• Fully Static operation.
• Multiple ground pins for maximum noise immunity.
• Single 5V±10% Power supply.
(32-BIT)
(TTL)
(CMOS)
4.00 W (Max)
1.43 W (Max)
44 mW (Max)
Description
The PUMA68S4000/A is a 4Mbit CMOS High
Speed Static RAM organised as 128K x 32 in a
JEDEC 68 pin surface mount PLCC, available with
access times of 20, 25, 35, and 45ns. The output
width is user configurable as 8 , 16 or 32 bits using
four Chip Selects (CS1~4).
The device features multiple ground pins for
maximum noise immunity and TTL compatible
inputs and outputs. The PUMA 68S4000/A offers a
dramatic space saving advantage over four
standard 128Kx8 devices.
Block Diagram
(PUMA 68 S4000A page 2)
A0-A16
OE
WE
Pin Definition
(PUMA 68 S4000A page 2)
CS3
GND
CS4
NC
A0
WE
A6
A7
A8
A2
A1
A3
A4
A5
VCC
A10
A9
9
8
7
6
5
4
3
2
1 68 67 66 65 64 63 62 61
60
59
58
57
56
D0
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
D16
D17
D18
D19
D20
D21
D22
D23
GND
D24
D25
D26
D27
D28
D29
D30
D31
128Kx8
SRAM
CS1
CS2
CS3
CS4
D0-7
D8-15
D16-23
D24-31
128Kx8
SRAM
128Kx8
SRAM
128Kx8
SRAM
D1
D2
D3
D4
D5
D6
D7
GND
D8
D9
D10
D11
D12
D13
D14
D15
PUMA 68S4000
VIEW
FROM
ABOVE
55
54
53
52
51
50
49
48
47
46
45
44
CS1
CS2
A11
NC
GND
VCC
NC
NC
NC
OE
NC
A12
A13
Pin Functions
Address Inputs
Data Input/Output
Chip Select
Write Enable
Output Enable
No Connect
Power (+5V)
Ground
A0 - A16
D0 - D31
CS1~4
WE1~4
OE
NC
V
CC
GND
Package Details
Plastic 68 J-Leaded JEDEC PLCC
A14
A15
A16
NC

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 768  2082  2140  2377  2048  16  42  44  48  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号