EEWORLDEEWORLDEEWORLD

Part Number

Search

UPD44165184AF5-E40Y-EQ2-A

Description
QDR SRAM, 1MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, LEAD FREE, PLASTIC, BGA-165
Categorystorage    storage   
File Size389KB,40 Pages
ManufacturerNEC Electronics
Environmental Compliance
Download Datasheet Parametric View All

UPD44165184AF5-E40Y-EQ2-A Overview

QDR SRAM, 1MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, LEAD FREE, PLASTIC, BGA-165

UPD44165184AF5-E40Y-EQ2-A Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerNEC Electronics
package instruction13 X 15 MM, LEAD FREE, PLASTIC, BGA-165
Reach Compliance Codecompliant
Maximum access time0.45 ns
JESD-30 codeR-PBGA-B165
JESD-609 codee1
length15 mm
memory density18874368 bit
Memory IC TypeQDR SRAM
memory width18
Number of functions1
Number of terminals165
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize1MX18
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.51 mm
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width13 mm
DATA SHEET
MOS INTEGRATED CIRCUIT
μ
PD44165084A, 44165094A, 44165184A, 44165364A
18M-BIT QDR
TM
II SRAM
4-WORD BURST OPERATION
Description
The
μ
PD44165084A is a 2,097,152-word by 8-bit, the
μ
PD44165094A is a 2,097,152-word by 9-bit, the
μ
PD44165184A
is a 1,048,576-word by 18-bit and the
μ
PD44165364A is a 524,288-word by 36-bit synchronous quad data rate static RAM
fabricated with advanced CMOS technology using full CMOS six-transistor memory cell.
The
μ
PD44165084A,
μ
PD44165094A,
μ
PD44165184A and
μ
PD44165364A integrate unique synchronous
peripheral circuitry and a burst counter. All input registers controlled by an input clock pair (K and K#) are latched on
the positive edge of K and K#.
These products are suitable for application which require synchronous operation, high speed, low voltage, high density
and wide bit configuration.
These products are packaged in 165-pin PLASTIC BGA.
Features
1.8 ± 0.1 V power supply
165-pin PLASTIC BGA (13 x 15)
HSTL interface
PLL circuitry for wide output data valid window and future frequency scaling
Separate independent read and write data ports with concurrent transactions
100% bus utilization DDR READ and WRITE operation
Four-tick burst for reduced address frequency
Two input clocks (K and K#) for precise DDR timing at clock rising edges only
Two output clocks (C and C#) for precise flight time
and clock skew matching-clock and data delivered together to receiving device
Internally self-timed write control
Clock-stop capability. Normal operation is restored in 1,024 cycles after clock is resumed.
User programmable impedance output
<R>
Fast clock cycle time : 3.3 ns (300 MHz) , 3.7 ns (270 MHz) , 4.0 ns (250 MHz) , 5.0 ns (200 MHz)
Simple control logic for easy depth expansion
JTAG boundary scan
<R>
Operating ambient temperature : Commercial T
A
= 0 to +70°C (-E33, -E40, -E50)
Industrial
T
A
= –40 to +85°C (-E37Y, -E40Y, -E50Y)
The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all products and/or types are available in every country. Please check with an NEC Electronics
sales representative for availability and additional information.
Document No. M17771EJ3V0DS00 (3rd edition)
Date Published February 2007 NS CP(N)
Printed in Japan
The mark <R> shows major revised points.
2006
The revised points can be easily searched by copying an "<R>" in the PDF file and specifying it in the "Find what:" field.
Newbies ask
The c5402 we use has only 64k of program storage space and 64k of data storage space, but why is it said that there is only 4K of Rom? Also, why is it said that the program storage space can be expand...
wujiangong Analogue and Mixed Signal
Newbie asking questions, please give me some advice
I would like to ask you, what does integrated circuit design include? What software is usually used to complete the design? Thank you....
jphnsohu Embedded System
Where do nanometer measurement current errors come from?
Measuring low currents requires an understanding of the various potential error sources [1] that can cause undesirable measurement errors [2] . Two particularly common sources of error that affect mea...
Jack_ma Test/Measurement
Unable to connect to EBOOT
INFO: *** Device Name 'MyEboot111111000000' *** INFO: Using static IP address 192.168.0.5. INFO: Using subnet mask 255.255.255.0. +EbootSendBootmeAndWaitForTftp Sent BOOTME to 255.255.255.255 Sent BOO...
hc1990 Embedded System
for(i=0;i<120;i++)---What does i mean? Why did the LED stay on after changing from 120 to 500?
for(i=0;i120;i++)---What does i mean? Why is the LED always on after changing from 120 to 500?...
QWE4562009 51mcu
Show the process of WEBENCH design + high-pass filter
1.2. Set the cutoff frequency3. Select the linear phase filter 4. Generate the schematic5. SimulateSINStep responsepdf document...
nwx8899 Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 124  2817  2283  1591  2742  3  57  46  33  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号