EEWORLDEEWORLDEEWORLD

Part Number

Search

IDTQS5805ATQ8

Description
Low Skew Clock Driver, 5 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, QSOP-20
Categorylogic    logic   
File Size94KB,6 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

IDTQS5805ATQ8 Overview

Low Skew Clock Driver, 5 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, QSOP-20

IDTQS5805ATQ8 Parametric

Parameter NameAttribute value
MakerIDT (Integrated Device Technology)
Parts packaging codeQSOP
package instructionSSOP,
Contacts20
Reach Compliance Codeunknown
Input adjustmentSCHMITT TRIGGER
JESD-30 codeR-PDSO-G20
JESD-609 codee0
length8.6614 mm
Logic integrated circuit typeLOW SKEW CLOCK DRIVER
Number of functions2
Number of inverted outputs
Number of terminals20
Actual output times5
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, SHRINK PITCH
propagation delay (tpd)5.8 ns
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.9 ns
Maximum seat height1.7272 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD
Terminal formGULL WING
Terminal pitch0.635 mm
Terminal locationDUAL
width3.9116 mm
QS5805T/AT/BT
GUARANTEED LOW SKEW CMOS CLOCK DRIVER/BUFFER
INDUSTRIAL TEMPERATURE RANGE
GUARANTEED LOW SKEW
CMOS CLOCK
DRIVER/BUFFER
FEATURES:
10 output, low skew signal buffer
Guaranteed low skew:
0.7ns output skew (same bank)
0.9ns output skew (different bank)
1ns part-to-part skew
Input hysteresis for better noise margin
Monitor output
Undershoot clamp diodes on all inputs
Std., A, and B speed grades
Available in QSOP and SOIC packages
QS5805T/AT/BT
ADVANCE
INFORMATION
DESCRIPTION
The QS5805T clock buffer/driver circuits can be used for clock buffering
schemes where low skew is a key parameter. This device offers two banks
of five non-inverting outputs. This device provides low propagation delay
buffering with on-chip skew of 0.7ns for same-transition, same-bank signals.
The QS5805T is characterized for operation at -40°C to +85°C.
FUNCTIONAL BLOCK DIAGRAM
OE
A
5
IN
A
OA
5
OA
1
MON
5
IN
B
OB
5
OB
1
OE
B
INDUSTRIAL TEMPERATURE RANGE
1
c
1999
Integrated Device Technology, Inc.
JULY 2000
DSC-5267

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2643  663  2240  2405  2153  54  14  46  49  44 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号