EEWORLDEEWORLDEEWORLD

Part Number

Search

530AA1127M00DGR

Description
LVPECL Output Clock Oscillator, 1127MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530AA1127M00DGR Overview

LVPECL Output Clock Oscillator, 1127MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530AA1127M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1127 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Why should mobile operating systems be unified?
Is it the general trend now to unify mobile phone operating systems?...
ojo Embedded System
Launchpad msp430 PWM experiment
#include "msp430g2231.h" #define PWM BIT6 int main( void ) { unsigned int i; unsigned char flag; flag = 1; i = 0; // Stop watchdog timer to prevent time out reset WDTCTL = WDTPW + WDTHOLD; TACTL = TAS...
fish001 Microcontroller MCU
Teacher Xia Yuwen talks about the entry-level learning of FPGA engineers (Beijing Zhixin FPGA Academy)
Teacher Xia Yuwen talks about the entry-level learning of FPGA engineers ( Beijing Zhixin FPGA Academy )1. You must know whether you are suitable to be an engineer. Check your personality to see if yo...
fpgaw FPGA/CPLD
2014 National Electronic Design Competition Registration Opens
[i=s] This post was last edited by paulhyde on 2014-9-15 03:18 [/i] The registration for the 2014 National Electronic Design Competition has started. Everyone who participated in this year's competiti...
jiegenghua900 Electronics Design Contest
Help: 2440 How to transfer files using TCP
Newbie help: I want to transfer the bmp file collected by 2440 to the PC. I have a TCP example under EVC that can transfer strings. How do I transfer files? It would be best if I have the source code....
love3song Embedded System
[Review of Arteli Development Board AT32F421] 3. Questions about the operation of external settings, is it not easy to use?
[i=s]This post was last edited by ddllxxrr on 2021-4-11 16:38[/i]I thought bit manipulation was very simple, but it was this simple operation that ruined my whole day. I had to declare that the bit ma...
ddllxxrr Domestic Chip Exchange

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 888  1979  1974  1736  53  18  40  35  2  22 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号