5,2
9,1
6,1
( 1,96 )
2,54
Leiterplatten Oberkante
7,62
2 x 2,54 =
5,08
9
8,64
Schichtaufbau im metallisierten Loch siehe Zeichnung 114124
Leiterplattenbohrbild
PCB drillhole pattern
2 x 2.54 =
2,54
0,7
0,7
5,08
diameter of drilled hole see drawing 114124
1)
ø 1,0
ø 1,0
+ 0,09
- 0,06
Durchmesser
+ 0,09
- 0,06
Diameter
des metallisierten Loches
of finished plated-through hole
ø 1,15
±
0,025
Bohrungsdurchmesser des Loches
ø 1,15
±
0,025
Diameter of drilled hole
1,4
Dieser Bereich muß gleiches
7,62
Potential auf LP-Oberfläche
haben
This area must have same
electrical potential
on surface of PCB
1)
214787
ø0.05
( alle Löcher/
all holes
)
M4
M3
6-32UNC
8-32UNC
214796
214797
214798
Ident-Nr.
Part No.
Gewinde
thread
Information:
Tolerances
All Dimensions
in mm
Scale
5:1
Consider protection memo from DIN 34
All rights reserved.
Only for information.
To insure that this is the latest
version of this drawing, please
contact one of the ERNI companies
before using.
Subject to modification without
prior notice.
Drawing will not be updated.
Designation
SVA 6-polig EE
Power Bug 6pin EE
www.ERNI.com
b
Index
11.05.2006
Date
C:00057489.SZA
204820
EPSVA
I