EEWORLDEEWORLDEEWORLD

Part Number

Search

SMDP-67206HV-15SCC

Description
FIFO, 16KX9, 25ns, Asynchronous
Categorystorage    storage   
File Size2MB,20 Pages
ManufacturerMicrochip
Websitehttps://www.microchip.com
Download Datasheet Parametric View All

SMDP-67206HV-15SCC Overview

FIFO, 16KX9, 25ns, Asynchronous

SMDP-67206HV-15SCC Parametric

Parameter NameAttribute value
MakerMicrochip
package instruction0.400 INCH, DFP-28
Reach Compliance Codecompliant
ECCN codeEAR99
Maximum access time25 ns
period time15 ns
JESD-30 codeR-XDFP-F28
memory density147456 bit
memory width9
Number of functions1
Number of terminals28
word count16384 words
character code16000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize16KX9
ExportableNO
Package body materialUNSPECIFIED
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum seat height3.3 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationDUAL
width10.16 mm
Features
First-in First-out Dual Port Memory
16384 bits x 9 Organization
Fast Flag and Access Times: 15, 30 ns
Wide Temperature Range: - 55°C to + 125°C
Fully Expandable by Word Width or Depth
Asynchronous Read/Write Operations
Empty, Full and Half Flags in Single Device Mode
Retransmit Capability
Bi-directional Applications
Battery Back-up Operation: 2V Data Retention
TTL Compatible
Single 5V ± 10% Power Supply
No Single Event Latch-up below a LET Threshold of 80 MeV/mg/cm
2
Tested up to a Total Dose of 30 krads (Si) according to MIL STD 883 Method 1019
Quality grades: QML Q and V with SMD 5962-93177 and ESCC with specification
9301/048
Rad. Tolerant
High Speed
16 Kb x 9
Parallel FIFO
M67206H
Description
The M67206H implements a first-in first-out algorithm, featuring asynchronous
read/write operations. The FULL and EMPTY flags prevent data overflow and under-
flow. The Expansion logic allows unlimited expansion in word size and depth with no
timing penalties. Twin address pointers automatically generate internal read and write
addresses, and no external address information is required. Address pointers are
automatically incremented with the write pin and read pin. The 9 bits wide data are
used in data communications applications where a parity bit for error checking is nec-
essary. The Retransmit pin resets the Read pointer to zero without affecting the write
pointer. This is very useful for retransmitting data when an error is detected in the
system.
Using an array of eight transistors (8T) memory cell, the M67206H combines an
extremely low standby supply current (typ = 0.1
µA)
with a fast access time at 15 ns
over the full temperature range. All versions offer battery backup data retention capa-
bility with a typical power consumption at less than 2
µW.
The M67206H is processed according to the methods of the latest revision of the MIL
PRF 38535 (Q and V) or ESCC 9000.
Rev. 4143J–AERO–04/07
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2751  2695  767  2698  1882  56  55  16  38  52 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号